makalu.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * Copyright (c) 2008 Nuovation System Designs, LLC
  3. * Grant Erickson <gerickson@nuovations.com>
  4. *
  5. * (C) Copyright 2007-2008
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /************************************************************************
  27. * makalu.h - configuration for AMCC Makalu (405EX)
  28. ***********************************************************************/
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*-----------------------------------------------------------------------
  32. * High Level Configuration Options
  33. *----------------------------------------------------------------------*/
  34. #define CONFIG_MAKALU 1 /* Board is Makalu */
  35. #define CONFIG_4xx 1 /* ... PPC4xx family */
  36. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  37. #define CONFIG_SYS_CLK_FREQ 33330000 /* ext frequency to pll */
  38. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  39. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  40. /*-----------------------------------------------------------------------
  41. * Base addresses -- Note these are effective addresses where the
  42. * actual resources get mapped (not physical addresses)
  43. *----------------------------------------------------------------------*/
  44. #define CFG_SDRAM_BASE 0x00000000
  45. #define CFG_FLASH_BASE 0xFC000000
  46. #define CFG_FPGA_BASE 0xF0000000
  47. #define CFG_PERIPHERAL_BASE 0xEF600000 /* internal peripherals*/
  48. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  49. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
  50. #define CFG_MONITOR_BASE (TEXT_BASE)
  51. /*-----------------------------------------------------------------------
  52. * Initial RAM & Stack Pointer Configuration Options
  53. *
  54. * There are traditionally three options for the primordial
  55. * (i.e. initial) stack usage on the 405-series:
  56. *
  57. * 1) On-chip Memory (OCM) (i.e. SRAM)
  58. * 2) Data cache
  59. * 3) SDRAM
  60. *
  61. * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
  62. * the latter of which is less than desireable since it requires
  63. * setting up the SDRAM and ECC in assembly code.
  64. *
  65. * To use (2), define 'CFG_INIT_DCACHE_CS' to be an unused chip
  66. * select on the External Bus Controller (EBC) and then select a
  67. * value for 'CFG_INIT_RAM_ADDR' outside of the range of valid,
  68. * physical SDRAM. Otherwise, undefine 'CFG_INIT_DCACHE_CS' and
  69. * select a value for 'CFG_INIT_RAM_ADDR' within the range of valid,
  70. * physical SDRAM to use (3).
  71. *-----------------------------------------------------------------------*/
  72. #define CFG_INIT_DCACHE_CS 4
  73. #if defined(CFG_INIT_DCACHE_CS)
  74. #define CFG_INIT_RAM_ADDR (CFG_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
  75. #else
  76. #define CFG_INIT_RAM_ADDR (CFG_SDRAM_BASE + (32 << 20)) /* 32 MiB */
  77. #endif /* defined(CFG_INIT_DCACHE_CS) */
  78. #define CFG_INIT_RAM_END (4 << 10) /* 4 KiB */
  79. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  80. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  81. /*
  82. * If the data cache is being used for the primordial stack and global
  83. * data area, the POST word must be placed somewhere else. The General
  84. * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
  85. * its compare and mask register contents across reset, so it is used
  86. * for the POST word.
  87. */
  88. #if defined(CFG_INIT_DCACHE_CS)
  89. # define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  90. # define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6)
  91. #else
  92. # define CFG_INIT_EXTRA_SIZE 16
  93. # define CFG_INIT_SP_OFFSET (CFG_GBL_DATA_OFFSET - CFG_INIT_EXTRA_SIZE)
  94. # define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 4)
  95. # define CFG_OCM_DATA_ADDR CFG_INIT_RAM_ADDR
  96. #endif /* defined(CFG_INIT_DCACHE_CS) */
  97. /*-----------------------------------------------------------------------
  98. * Serial Port
  99. *----------------------------------------------------------------------*/
  100. #undef CFG_EXT_SERIAL_CLOCK /* no ext. clk */
  101. #define CONFIG_BAUDRATE 115200
  102. #define CONFIG_SERIAL_MULTI 1
  103. /* define this if you want console on UART1 */
  104. #undef CONFIG_UART1_CONSOLE
  105. #define CFG_BAUDRATE_TABLE \
  106. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  107. /*-----------------------------------------------------------------------
  108. * Environment
  109. *----------------------------------------------------------------------*/
  110. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  111. /*-----------------------------------------------------------------------
  112. * FLASH related
  113. *----------------------------------------------------------------------*/
  114. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  115. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  116. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  117. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  118. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  119. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  120. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  121. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  122. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  123. #ifdef CFG_ENV_IS_IN_FLASH
  124. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  125. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  126. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  127. /* Address and size of Redundant Environment Sector */
  128. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  129. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  130. #endif /* CFG_ENV_IS_IN_FLASH */
  131. /*-----------------------------------------------------------------------
  132. * DDR SDRAM
  133. *----------------------------------------------------------------------*/
  134. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  135. #define CFG_SDRAM0_MB0CF_BASE (( 0 << 20) + CFG_SDRAM_BASE)
  136. #define CFG_SDRAM0_MB1CF_BASE ((128 << 20) + CFG_SDRAM_BASE)
  137. /* DDR1/2 SDRAM Device Control Register Data Values */
  138. #define CFG_SDRAM0_MB0CF ((CFG_SDRAM0_MB0CF_BASE >> 3) | \
  139. SDRAM_RXBAS_SDSZ_128MB | \
  140. SDRAM_RXBAS_SDAM_MODE2 | \
  141. SDRAM_RXBAS_SDBE_ENABLE)
  142. #define CFG_SDRAM0_MB1CF ((CFG_SDRAM0_MB1CF_BASE >> 3) | \
  143. SDRAM_RXBAS_SDSZ_128MB | \
  144. SDRAM_RXBAS_SDAM_MODE2 | \
  145. SDRAM_RXBAS_SDBE_ENABLE)
  146. #define CFG_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  147. #define CFG_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  148. #define CFG_SDRAM0_MCOPT1 0x04322000
  149. #define CFG_SDRAM0_MCOPT2 0x00000000
  150. #define CFG_SDRAM0_MODT0 0x01800000
  151. #define CFG_SDRAM0_MODT1 0x00000000
  152. #define CFG_SDRAM0_CODT 0x0080f837
  153. #define CFG_SDRAM0_RTR 0x06180000
  154. #define CFG_SDRAM0_INITPLR0 0xa8380000
  155. #define CFG_SDRAM0_INITPLR1 0x81900400
  156. #define CFG_SDRAM0_INITPLR2 0x81020000
  157. #define CFG_SDRAM0_INITPLR3 0x81030000
  158. #define CFG_SDRAM0_INITPLR4 0x81010404
  159. #define CFG_SDRAM0_INITPLR5 0x81000542
  160. #define CFG_SDRAM0_INITPLR6 0x81900400
  161. #define CFG_SDRAM0_INITPLR7 0x8D080000
  162. #define CFG_SDRAM0_INITPLR8 0x8D080000
  163. #define CFG_SDRAM0_INITPLR9 0x8D080000
  164. #define CFG_SDRAM0_INITPLR10 0x8D080000
  165. #define CFG_SDRAM0_INITPLR11 0x81000442
  166. #define CFG_SDRAM0_INITPLR12 0x81010780
  167. #define CFG_SDRAM0_INITPLR13 0x81010400
  168. #define CFG_SDRAM0_INITPLR14 0x00000000
  169. #define CFG_SDRAM0_INITPLR15 0x00000000
  170. #define CFG_SDRAM0_RQDC 0x80000038
  171. #define CFG_SDRAM0_RFDC 0x00000209
  172. #define CFG_SDRAM0_RDCC 0x40000000
  173. #define CFG_SDRAM0_DLCR 0x030000a5
  174. #define CFG_SDRAM0_CLKTR 0x80000000
  175. #define CFG_SDRAM0_WRDTR 0x00000000
  176. #define CFG_SDRAM0_SDTR1 0x80201000
  177. #define CFG_SDRAM0_SDTR2 0x32204232
  178. #define CFG_SDRAM0_SDTR3 0x080b0d1a
  179. #define CFG_SDRAM0_MMODE 0x00000442
  180. #define CFG_SDRAM0_MEMODE 0x00000404
  181. /*-----------------------------------------------------------------------
  182. * I2C
  183. *----------------------------------------------------------------------*/
  184. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  185. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  186. #define CFG_I2C_SLAVE 0x7F
  187. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  188. #define CFG_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  189. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  190. /* Standard DTT sensor configuration */
  191. #define CONFIG_DTT_DS1775 1
  192. #define CONFIG_DTT_SENSORS { 0 }
  193. #define CFG_I2C_DTT_ADDR 0x48
  194. /* RTC configuration */
  195. #define CONFIG_RTC_X1205 1
  196. #define CFG_I2C_RTC_ADDR 0x6f
  197. /*-----------------------------------------------------------------------
  198. * Ethernet
  199. *----------------------------------------------------------------------*/
  200. #define CONFIG_M88E1111_PHY 1
  201. #define CONFIG_IBM_EMAC4_V4 1
  202. #define CONFIG_MII 1 /* MII PHY management */
  203. #define CONFIG_PHY_ADDR 6 /* PHY address, See schematics */
  204. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  205. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  206. #define CONFIG_HAS_ETH0 1
  207. #define CONFIG_NET_MULTI 1
  208. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  209. #define CONFIG_PHY1_ADDR 0
  210. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  211. #define CONFIG_PREBOOT "echo;" \
  212. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  213. "echo"
  214. #undef CONFIG_BOOTARGS
  215. #define CONFIG_EXTRA_ENV_SETTINGS \
  216. "logversion=2\0" \
  217. "netdev=eth0\0" \
  218. "hostname=makalu\0" \
  219. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  220. "nfsroot=${serverip}:${rootpath}\0" \
  221. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  222. "addip=setenv bootargs ${bootargs} " \
  223. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  224. ":${hostname}:${netdev}:off panic=1\0" \
  225. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  226. "addmisc=setenv bootargs ${bootargs} rtc-x1205.probe=0,0x6f\0" \
  227. "flash_self_old=run ramargs addip addtty addmisc;" \
  228. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  229. "flash_self=run ramargs addip addtty addmisc;" \
  230. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  231. "flash_nfs_old=run nfsargs addip addtty addmisc;" \
  232. "bootm ${kernel_addr}\0" \
  233. "flash_nfs=run nfsargs addip addtty addmisc;" \
  234. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  235. "net_nfs_old=tftp ${kernel_addr_r} ${bootfile};" \
  236. "run nfsargs addip addtty addmisc;" \
  237. "bootm ${kernel_addr_r}\0" \
  238. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  239. "tftp ${fdt_addr_r} ${fdt_file}; " \
  240. "run nfsargs addip addtty addmisc;" \
  241. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  242. "rootpath=/opt/eldk/ppc_4xx\0" \
  243. "bootfile=makalu/uImage\0" \
  244. "fdt_file=makalu/makalu.dtb\0" \
  245. "kernel_addr_r=400000\0" \
  246. "fdt_addr_r=800000\0" \
  247. "kernel_addr=fc000000\0" \
  248. "fdt_addr=fc1e0000\0" \
  249. "ramdisk_addr=fc200000\0" \
  250. "initrd_high=30000000\0" \
  251. "load=tftp 200000 makalu/u-boot.bin\0" \
  252. "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \
  253. "cp.b ${fileaddr} fffa0000 ${filesize};" \
  254. "setenv filesize;saveenv\0" \
  255. "upd=run load update\0" \
  256. "pciconfighost=1\0" \
  257. "pcie_mode=RP:RP\0" \
  258. ""
  259. #define CONFIG_BOOTCOMMAND "run flash_self"
  260. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  261. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  262. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate change */
  263. /*
  264. * BOOTP options
  265. */
  266. #define CONFIG_BOOTP_BOOTFILESIZE
  267. #define CONFIG_BOOTP_BOOTPATH
  268. #define CONFIG_BOOTP_GATEWAY
  269. #define CONFIG_BOOTP_HOSTNAME
  270. #define CONFIG_BOOTP_SUBNETMASK
  271. /*
  272. * Command line configuration.
  273. */
  274. #include <config_cmd_default.h>
  275. #define CONFIG_CMD_ASKENV
  276. #define CONFIG_CMD_DATE
  277. #define CONFIG_CMD_DHCP
  278. #define CONFIG_CMD_DIAG
  279. #define CONFIG_CMD_DTT
  280. #define CONFIG_CMD_EEPROM
  281. #define CONFIG_CMD_ELF
  282. #define CONFIG_CMD_I2C
  283. #define CONFIG_CMD_IRQ
  284. #define CONFIG_CMD_LOG
  285. #define CONFIG_CMD_MII
  286. #define CONFIG_CMD_NET
  287. #define CONFIG_CMD_NFS
  288. #define CONFIG_CMD_PCI
  289. #define CONFIG_CMD_PING
  290. #define CONFIG_CMD_REGINFO
  291. #define CONFIG_CMD_SNTP
  292. /* POST support */
  293. #define CONFIG_POST (CFG_POST_CACHE | \
  294. CFG_POST_CPU | \
  295. CFG_POST_ETHER | \
  296. CFG_POST_I2C | \
  297. CFG_POST_MEMORY | \
  298. CFG_POST_UART)
  299. /* Define here the base-addresses of the UARTs to test in POST */
  300. #define CFG_POST_UART_TABLE {UART0_BASE, UART1_BASE}
  301. #define CONFIG_LOGBUFFER
  302. #define CFG_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  303. #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  304. #undef CONFIG_WATCHDOG /* watchdog disabled */
  305. /*-----------------------------------------------------------------------
  306. * Miscellaneous configurable options
  307. *----------------------------------------------------------------------*/
  308. #define CFG_LONGHELP /* undef to save memory */
  309. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  310. #if defined(CONFIG_CMD_KGDB)
  311. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  312. #else
  313. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  314. #endif
  315. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  316. #define CFG_MAXARGS 16 /* max number of command args */
  317. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  318. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  319. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  320. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  321. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  322. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  323. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  324. #define CONFIG_LOOPW 1 /* enable loopw command */
  325. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  326. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  327. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  328. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  329. /*-----------------------------------------------------------------------
  330. * PCI stuff
  331. *----------------------------------------------------------------------*/
  332. #define CONFIG_PCI /* include pci support */
  333. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  334. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  335. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  336. /*-----------------------------------------------------------------------
  337. * PCIe stuff
  338. *----------------------------------------------------------------------*/
  339. #define CFG_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  340. #define CFG_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
  341. #define CFG_PCIE0_CFGBASE 0xa0000000 /* remote access */
  342. #define CFG_PCIE0_XCFGBASE 0xb0000000 /* local access */
  343. #define CFG_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
  344. #define CFG_PCIE1_CFGBASE 0xc0000000 /* remote access */
  345. #define CFG_PCIE1_XCFGBASE 0xd0000000 /* local access */
  346. #define CFG_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
  347. #define CFG_PCIE0_UTLBASE 0xef502000
  348. #define CFG_PCIE1_UTLBASE 0xef503000
  349. /* base address of inbound PCIe window */
  350. #define CFG_PCIE_INBOUND_BASE 0x0000000000000000ULL
  351. /*
  352. * For booting Linux, the board info and command line data
  353. * have to be in the first 8 MB of memory, since this is
  354. * the maximum mapped by the Linux kernel during initialization.
  355. */
  356. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  357. /*-----------------------------------------------------------------------
  358. * External Bus Controller (EBC) Setup
  359. *----------------------------------------------------------------------*/
  360. /* Memory Bank 0 (NOR-FLASH) initialization */
  361. #define CFG_EBC_PB0AP 0x08033700
  362. #define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000)
  363. /* Memory Bank 2 (CPLD) initialization */
  364. #define CFG_EBC_PB2AP 0x9400C800
  365. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0x800,BS=1MB,BU=R/W,BW=8bit */
  366. #define CFG_EBC_CFG 0x7FC00000 /* EBC0_CFG */
  367. /*-----------------------------------------------------------------------
  368. * GPIO Setup
  369. *----------------------------------------------------------------------*/
  370. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  371. { \
  372. /* GPIO Core 0 */ \
  373. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
  374. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
  375. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
  376. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
  377. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
  378. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
  379. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
  380. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
  381. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
  382. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
  383. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
  384. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
  385. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
  386. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
  387. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
  388. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
  389. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
  390. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
  391. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
  392. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
  393. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
  394. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
  395. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
  396. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
  397. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
  398. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
  399. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
  400. {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
  401. {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 */ \
  402. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
  403. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
  404. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
  405. } \
  406. }
  407. #define CFG_GPIO_PCIE_RST 23
  408. #define CFG_GPIO_PCIE_CLKREQ 27
  409. #define CFG_GPIO_PCIE_WAKE 28
  410. /*
  411. * Internal Definitions
  412. *
  413. * Boot Flags
  414. */
  415. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  416. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  417. #if defined(CONFIG_CMD_KGDB)
  418. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  419. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  420. #endif
  421. /* pass open firmware flat tree */
  422. #define CONFIG_OF_LIBFDT 1
  423. #define CONFIG_OF_BOARD_SETUP 1
  424. #endif /* __CONFIG_H */