ftwdt010_wdt.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * Watchdog driver for the FTWDT010 Watch Dog Driver
  3. *
  4. * (c) Copyright 2004 Faraday Technology Corp. (www.faraday-tech.com)
  5. * Based on sa1100_wdt.c by Oleg Drokin <green@crimea.edu>
  6. * Based on SoftDog driver by Alan Cox <alan@redhat.com>
  7. *
  8. * Copyright (C) 2011 Andes Technology Corporation
  9. * Macpaul Lin, Andes Technology Corporation <macpaul@andestech.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * 27/11/2004 Initial release, Faraday.
  26. * 12/01/2011 Port to u-boot, Macpaul Lin.
  27. */
  28. #ifndef __FTWDT010_H
  29. #define __FTWDT010_H
  30. struct ftwdt010_wdt {
  31. unsigned int wdcounter; /* Counter Reg - 0x00 */
  32. unsigned int wdload; /* Counter Auto Reload Reg - 0x04 */
  33. unsigned int wdrestart; /* Counter Restart Reg - 0x08 */
  34. unsigned int wdcr; /* Control Reg - 0x0c */
  35. unsigned int wdstatus; /* Status Reg - 0x10 */
  36. unsigned int wdclear; /* Timer Clear - 0x14 */
  37. unsigned int wdintrlen; /* Interrupt Length - 0x18 */
  38. };
  39. /*
  40. * WDLOAD - Counter Auto Reload Register
  41. * The Auto Reload Register is set to 0x03EF1480 (66Mhz) by default.
  42. * Which means in a 66MHz system, the period of Watch Dog timer reset is
  43. * one second.
  44. */
  45. #define FTWDT010_WDLOAD(x) ((x) & 0xffffffff)
  46. /*
  47. * WDRESTART - Watch Dog Timer Counter Restart Register
  48. * If writing 0x5AB9 to WDRESTART register, Watch Dog timer will
  49. * automatically reload WDLOAD to WDCOUNTER and restart counting.
  50. */
  51. #define FTWDT010_WDRESTART_MAGIC 0x5AB9
  52. /* WDCR - Watch Dog Timer Control Register */
  53. #define FTWDT010_WDCR_ENABLE (1 << 0)
  54. #define FTWDT010_WDCR_RST (1 << 1)
  55. #define FTWDT010_WDCR_INTR (1 << 2)
  56. /* FTWDT010_WDCR_EXT bit: Watch Dog Timer External Signal Enable */
  57. #define FTWDT010_WDCR_EXT (1 << 3)
  58. /* FTWDT010_WDCR_CLOCK bit: Clock Source: 0: PCLK, 1: EXTCLK.
  59. * The clock source PCLK cannot be gated when system sleeps, even if
  60. * WDCLOCK bit is turned on.
  61. *
  62. * Faraday's Watch Dog timer can be driven by an external clock. The
  63. * programmer just needs to write one to WdCR[WdClock] bit.
  64. *
  65. * Note: There is a limitation between EXTCLK and PCLK:
  66. * EXTCLK cycle time / PCLK cycle time > 2.
  67. * If the system does not need an external clock,
  68. * just keep WdCR[WdClock] bit in its default value.
  69. */
  70. #define FTWDT010_WDCR_CLOCK (1 << 4)
  71. /*
  72. * WDSTATUS - Watch Dog Timer Status Register
  73. * This bit is set when the counter reaches Zero
  74. */
  75. #define FTWDT010_WDSTATUS(x) ((x) & 0x1)
  76. /*
  77. * WDCLEAR - Watch Dog Timer Clear Register
  78. * Writing one to this register will clear WDSTATUS.
  79. */
  80. #define FTWDT010_WDCLEAR (1 << 0)
  81. /*
  82. * WDINTRLEN - Watch Dog Timer Interrupt Length
  83. * This register controls the duration length of wd_rst, wd_intr and wd_ext.
  84. * The default value is 0xFF.
  85. */
  86. #define FTWDT010_WDINTRLEN(x) ((x) & 0xff)
  87. /*
  88. * Variable timeout should be set in ms.
  89. * (CONFIG_SYS_CLK_FREQ/1000) equals 1 ms.
  90. * WDLOAD = timeout * TIMEOUT_FACTOR.
  91. */
  92. #define FTWDT010_TIMEOUT_FACTOR (CONFIG_SYS_CLK_FREQ / 1000) /* 1 ms */
  93. void ftwdt010_wdt_reset(void);
  94. void ftwdt010_wdt_disable(void);
  95. #endif /* __FTWDT010_H */