tuda1.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * Copyright (C) 2007 Logic Product Development, Inc.
  6. * Peter Barada <peterb@logicpd.com>
  7. *
  8. * Copyright (C) 2007 MontaVista Software, Inc.
  9. * Anton Vorontsov <avorontsov@ru.mvista.com>
  10. *
  11. * (C) Copyright 2008
  12. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  13. *
  14. * (C) Copyright 2010-2011
  15. * Lukas Roggli, KEYMILE Ltd, lukas.roggli@keymile.com
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * High Level Configuration Options
  26. */
  27. #define CONFIG_TUDA1 /* TUDA1 board specific */
  28. #define CONFIG_HOSTNAME tuda1
  29. #define CONFIG_KM_BOARD_NAME "tuda1"
  30. #define CONFIG_SYS_TEXT_BASE 0xF0000000
  31. /* include common defines/options for all 8321 Keymile boards */
  32. #include "km/km8321-common.h"
  33. #define CONFIG_SYS_APP1_BASE 0xA0000000 /* PAXG */
  34. #define CONFIG_SYS_APP1_SIZE 256 /* Megabytes */
  35. #define CONFIG_SYS_APP2_BASE 0xB0000000 /* PINC3 */
  36. #define CONFIG_SYS_APP2_SIZE 256 /* Megabytes */
  37. /*
  38. * Local Bus Configuration & Clock Setup
  39. */
  40. #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_EADC_1 | LCRR_CLKDIV_2)
  41. #define CONFIG_SYS_LBC_LBCR 0x00000000
  42. /*
  43. * Init Local Bus Memory Controller:
  44. *
  45. * Bank Bus Machine PortSz Size Device
  46. * ---- --- ------- ------ ----- ------
  47. * 2 Local GPCM 8 bit 256MB PAXG
  48. * 3 Local GPCM 8 bit 256MB PINC3
  49. *
  50. */
  51. /*
  52. * PAXG on the local bus CS2
  53. */
  54. /* Window base at flash base */
  55. #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_APP1_BASE
  56. /* Window size: 256 MB */
  57. #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
  58. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_APP1_BASE | \
  59. BR_PS_8 | \
  60. BR_MS_GPCM | \
  61. BR_V)
  62. #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_APP1_SIZE) | \
  63. OR_GPCM_CSNT | \
  64. OR_GPCM_ACS_DIV4 | \
  65. OR_GPCM_SCY_2 | \
  66. (OR_GPCM_TRLX & \
  67. (~OR_GPCM_EHTR)) | /* EHTR = 0 */ \
  68. OR_GPCM_EAD)
  69. /*
  70. * PINC3 on the local bus CS3
  71. */
  72. /* Access window base at PINC3 base */
  73. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_APP2_BASE
  74. /* Window size: 256 MB */
  75. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
  76. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_APP2_BASE | \
  77. BR_PS_8 | \
  78. BR_MS_GPCM | \
  79. BR_V)
  80. #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_APP2_SIZE) | \
  81. OR_GPCM_CSNT | \
  82. (OR_GPCM_ACS_DIV2 & /* ACS = 11 */\
  83. (~OR_GPCM_XACS)) | /* XACS = 0 */\
  84. (OR_GPCM_SCY_2 & \
  85. (~OR_GPCM_EHTR)) | /* EHTR = 0 */ \
  86. OR_GPCM_TRLX)
  87. #define CONFIG_SYS_MAMR (MxMR_GPL_x4DIS | \
  88. 0x0000c000 | \
  89. MxMR_WLFx_2X)
  90. /*
  91. * MMU Setup
  92. */
  93. /* PAXG: icache cacheable, but dcache-inhibit and guarded */
  94. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_APP1_BASE | \
  95. BATL_PP_10 | \
  96. BATL_MEMCOHERENCE)
  97. /* 512M should also include APP2... */
  98. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_APP1_BASE | \
  99. BATU_BL_256M | \
  100. BATU_VS | \
  101. BATU_VP)
  102. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_APP1_BASE | \
  103. BATL_PP_10 | \
  104. BATL_CACHEINHIBIT | \
  105. BATL_GUARDEDSTORAGE)
  106. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  107. /* PINC3: icache cacheable, but dcache-inhibit and guarded */
  108. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_APP2_BASE | \
  109. BATL_PP_10 | \
  110. BATL_MEMCOHERENCE)
  111. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_APP2_BASE | \
  112. BATU_BL_256M | \
  113. BATU_VS | \
  114. BATU_VP)
  115. #define CONFIG_SYS_DBAT6L (CONFIG_SYS_APP2_BASE | \
  116. BATL_PP_10 | \
  117. BATL_CACHEINHIBIT | \
  118. BATL_GUARDEDSTORAGE)
  119. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  120. #define CONFIG_SYS_IBAT7L (0)
  121. #define CONFIG_SYS_IBAT7U (0)
  122. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  123. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  124. #endif /* __CONFIG_H */