spieval.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
  37. #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
  38. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  39. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 6 /* console is on PSC6 */
  44. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  45. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. #ifdef CONFIG_STK52XX
  47. #undef CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  48. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  49. #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  50. #define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
  51. #define CONFIG_BOARD_EARLY_INIT_R
  52. #endif /* CONFIG_STK52XX */
  53. /*
  54. * PCI Mapping:
  55. * 0x40000000 - 0x4fffffff - PCI Memory
  56. * 0x50000000 - 0x50ffffff - PCI IO Space
  57. */
  58. #ifdef CONFIG_STK52XX
  59. #define CONFIG_PCI 1
  60. #define CONFIG_PCI_PNP 1
  61. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  62. #define CONFIG_PCI_MEM_BUS 0x40000000
  63. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  64. #define CONFIG_PCI_MEM_SIZE 0x10000000
  65. #define CONFIG_PCI_IO_BUS 0x50000000
  66. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  67. #define CONFIG_PCI_IO_SIZE 0x01000000
  68. #define CONFIG_EEPRO100 1
  69. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  70. #define CONFIG_NS8382X 1
  71. #endif /* CONFIG_STK52XX */
  72. /*
  73. * Video console
  74. */
  75. #if 1
  76. #define CONFIG_VIDEO
  77. #define CONFIG_VIDEO_SM501
  78. #define CONFIG_VIDEO_SM501_32BPP
  79. #define CONFIG_CFB_CONSOLE
  80. #define CONFIG_VIDEO_LOGO
  81. #define CONFIG_VGA_AS_SINGLE_DEVICE
  82. #define CONFIG_CONSOLE_EXTRA_INFO
  83. #define CONFIG_VIDEO_SW_CURSOR
  84. #define CONFIG_SPLASH_SCREEN
  85. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  86. #endif
  87. /* Partitions */
  88. #define CONFIG_MAC_PARTITION
  89. #define CONFIG_DOS_PARTITION
  90. #define CONFIG_ISO_PARTITION
  91. /* USB */
  92. #ifdef CONFIG_STK52XX
  93. #define CONFIG_USB_OHCI
  94. #define CONFIG_USB_STORAGE
  95. #endif
  96. /* POST support */
  97. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  98. CONFIG_SYS_POST_CPU | \
  99. CONFIG_SYS_POST_I2C)
  100. #ifdef CONFIG_POST
  101. /* preserve space for the post_word at end of on-chip SRAM */
  102. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  103. #endif
  104. /*
  105. * BOOTP options
  106. */
  107. #define CONFIG_BOOTP_BOOTFILESIZE
  108. #define CONFIG_BOOTP_BOOTPATH
  109. #define CONFIG_BOOTP_GATEWAY
  110. #define CONFIG_BOOTP_HOSTNAME
  111. /*
  112. * Command line configuration.
  113. */
  114. #include <config_cmd_default.h>
  115. #define CONFIG_CMD_ASKENV
  116. #define CONFIG_CMD_DATE
  117. #define CONFIG_CMD_DHCP
  118. #define CONFIG_CMD_ECHO
  119. #define CONFIG_CMD_EEPROM
  120. #define CONFIG_CMD_I2C
  121. #define CONFIG_CMD_MII
  122. #define CONFIG_CMD_NFS
  123. #define CONFIG_CMD_PING
  124. #define CONFIG_CMD_REGINFO
  125. #define CONFIG_CMD_SNTP
  126. #if defined(CONFIG_MINIFAP) || defined(CONFIG_STK52XX)
  127. #define CONFIG_CMD_IDE
  128. #define CONFIG_CMD_FAT
  129. #define CONFIG_CMD_EXT2
  130. #endif
  131. #ifdef CONFIG_STK52XX
  132. #define CONFIG_CMD_USB
  133. #define CONFIG_CMD_FAT
  134. #endif
  135. #ifdef CONFIG_VIDEO
  136. #define CONFIG_CMD_BMP
  137. #endif
  138. #ifdef CONFIG_PCI
  139. #define CONFIG_CMD_PCI
  140. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  141. #endif
  142. #ifdef CONFIG_POST
  143. #define CONFIG_CMD_DIAG
  144. #endif
  145. #define CONFIG_TIMESTAMP /* display image timestamps */
  146. #if (CONFIG_SYS_TEXT_BASE == 0xFC000000) /* Boot low */
  147. # define CONFIG_SYS_LOWBOOT 1
  148. #endif
  149. /*
  150. * Autobooting
  151. */
  152. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  153. #define CONFIG_PREBOOT "echo;" \
  154. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  155. "echo"
  156. #undef CONFIG_BOOTARGS
  157. #define CONFIG_EXTRA_ENV_SETTINGS \
  158. "netdev=eth0\0" \
  159. "rootpath=/opt/eldk/ppc_6xx\0" \
  160. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  161. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  162. "nfsroot=${serverip}:${rootpath}\0" \
  163. "addip=setenv bootargs ${bootargs} " \
  164. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  165. ":${hostname}:${netdev}:off panic=1\0" \
  166. "flash_self=run ramargs addip;" \
  167. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  168. "flash_nfs=run nfsargs addip;" \
  169. "bootm ${kernel_addr}\0" \
  170. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  171. "bootfile=/tftpboot/tqm5200/uImage\0" \
  172. "load=tftp 200000 ${u-boot}\0" \
  173. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  174. "update=protect off FC000000 FC05FFFF;" \
  175. "erase FC000000 FC05FFFF;" \
  176. "cp.b 200000 FC000000 ${filesize};" \
  177. "protect on FC000000 FC05FFFF\0" \
  178. ""
  179. #define CONFIG_BOOTCOMMAND "run net_nfs"
  180. /*
  181. * IPB Bus clocking configuration.
  182. */
  183. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  184. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  185. /*
  186. * PCI Bus clocking configuration
  187. *
  188. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  189. * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  190. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  191. */
  192. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  193. #endif
  194. /*
  195. * I2C configuration
  196. */
  197. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  198. #ifdef CONFIG_TQM5200_REV100
  199. #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  200. #else
  201. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  202. #endif
  203. /*
  204. * I2C clock frequency
  205. *
  206. * Please notice, that the resulting clock frequency could differ from the
  207. * configured value. This is because the I2C clock is derived from system
  208. * clock over a frequency divider with only a few divider values. U-boot
  209. * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
  210. * approximation allways lies below the configured value, never above.
  211. */
  212. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  213. #define CONFIG_SYS_I2C_SLAVE 0x7F
  214. /*
  215. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  216. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  217. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  218. * same configuration could be used.
  219. */
  220. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  221. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  222. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  223. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  224. /*
  225. * HW-Monitor configuration on Mini-FAP
  226. */
  227. #if defined (CONFIG_MINIFAP)
  228. #define CONFIG_SYS_I2C_HWMON_ADDR 0x2C
  229. #endif
  230. /* List of I2C addresses to be verified by POST */
  231. #if defined (CONFIG_MINIFAP)
  232. #undef CONFIG_SYS_POST_I2C_ADDRS
  233. #define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_EEPROM_ADDR, \
  234. CONFIG_SYS_I2C_HWMON_ADDR, \
  235. CONFIG_SYS_I2C_SLAVE}
  236. #endif
  237. /*
  238. * Flash configuration
  239. */
  240. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE /* 0xFC000000 */
  241. /* use CFI flash driver if no module variant is spezified */
  242. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  243. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  244. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
  245. #define CONFIG_SYS_FLASH_EMPTY_INFO
  246. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
  247. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  248. #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  249. #if !defined(CONFIG_SYS_LOWBOOT)
  250. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
  251. #else /* CONFIG_SYS_LOWBOOT */
  252. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
  253. #endif /* CONFIG_SYS_LOWBOOT */
  254. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  255. (= chip selects) */
  256. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  257. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  258. /*
  259. * Environment settings
  260. */
  261. #define CONFIG_ENV_IS_IN_FLASH 1
  262. #define CONFIG_ENV_SIZE 0x10000
  263. #define CONFIG_ENV_SECT_SIZE 0x20000
  264. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  265. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  266. /*
  267. * Memory map
  268. */
  269. #define CONFIG_SYS_MBAR 0xF0000000
  270. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  271. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  272. /* Use ON-Chip SRAM until RAM will be available */
  273. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  274. #ifdef CONFIG_POST
  275. /* preserve space for the post_word at end of on-chip SRAM */
  276. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
  277. #else
  278. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  279. #endif
  280. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  281. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  282. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  283. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  284. # define CONFIG_SYS_RAMBOOT 1
  285. #endif
  286. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  287. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  288. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  289. /*
  290. * Ethernet configuration
  291. */
  292. #define CONFIG_MPC5xxx_FEC 1
  293. /*
  294. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  295. */
  296. /* #define CONFIG_FEC_10MBIT 1 */
  297. #define CONFIG_PHY_ADDR 0x00
  298. /*
  299. * GPIO configuration
  300. *
  301. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  302. * Bit 0 (mask: 0x80000000): 1
  303. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  304. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  305. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  306. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  307. * (because, there I2C1 is used as I2C bus)
  308. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  309. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  310. * 000 -> All PSC2 pins are GIOPs
  311. * 001 -> CAN1/2 on PSC2 pins
  312. * Use for REV100 STK52xx boards
  313. * use PSC6:
  314. * on STK52xx:
  315. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  316. * Bits 9:11 (mask: 0x00700000):
  317. * 101 -> PSC6 : Extended POST test is not available
  318. * on MINI-FAP and TQM5200_IB:
  319. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  320. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  321. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  322. * tests.
  323. */
  324. #if defined (CONFIG_MINIFAP)
  325. # define CONFIG_SYS_GPS_PORT_CONFIG 0x91000004
  326. #elif defined (CONFIG_STK52XX)
  327. # if defined (CONFIG_STK52XX_REV100)
  328. # define CONFIG_SYS_GPS_PORT_CONFIG 0x81500014
  329. # else /* STK52xx REV200 and above */
  330. # if defined (CONFIG_TQM5200_REV100)
  331. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  332. # else/* TQM5200 REV200 and above */
  333. # define CONFIG_SYS_GPS_PORT_CONFIG 0x91500004
  334. # endif
  335. # endif
  336. #else /* TMQ5200 Inbetriebnahme-Board */
  337. # define CONFIG_SYS_GPS_PORT_CONFIG 0x81000004
  338. #endif
  339. /*
  340. * RTC configuration
  341. */
  342. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  343. /*
  344. * Miscellaneous configurable options
  345. */
  346. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  347. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  348. #if defined(CONFIG_CMD_KGDB)
  349. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  350. #else
  351. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  352. #endif
  353. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  354. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  355. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  356. /* Enable an alternate, more extensive memory test */
  357. #define CONFIG_SYS_ALT_MEMTEST
  358. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  359. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  360. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  361. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  362. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  363. #if defined(CONFIG_CMD_KGDB)
  364. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  365. #endif
  366. /*
  367. * Enable loopw command.
  368. */
  369. #define CONFIG_LOOPW
  370. /*
  371. * Various low-level settings
  372. */
  373. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  374. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  375. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  376. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  377. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  378. #define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  379. #else
  380. #define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  381. #endif
  382. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  383. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  384. #define CONFIG_LAST_STAGE_INIT
  385. /*
  386. * SRAM - Do not map below 2 GB in address space, because this area is used
  387. * for SDRAM autosizing.
  388. */
  389. #define CONFIG_SYS_CS2_START 0xE5000000
  390. #define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
  391. #define CONFIG_SYS_CS2_CFG 0x0004D930
  392. /*
  393. * Grafic controller - Do not map below 2 GB in address space, because this
  394. * area is used for SDRAM autosizing.
  395. */
  396. #define SM501_FB_BASE 0xE0000000
  397. #define CONFIG_SYS_CS1_START (SM501_FB_BASE)
  398. #define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
  399. #define CONFIG_SYS_CS1_CFG 0x8F48FF70
  400. #define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
  401. #define CONFIG_SYS_CS_BURST 0x00000000
  402. #define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  403. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  404. /*-----------------------------------------------------------------------
  405. * USB stuff
  406. *-----------------------------------------------------------------------
  407. */
  408. #define CONFIG_USB_CLOCK 0x0001BBBB
  409. #define CONFIG_USB_CONFIG 0x00001000
  410. /*-----------------------------------------------------------------------
  411. * IDE/ATA stuff Supports IDE harddisk
  412. *-----------------------------------------------------------------------
  413. */
  414. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  415. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  416. #undef CONFIG_IDE_LED /* LED for ide not supported */
  417. #define CONFIG_IDE_RESET /* reset for ide supported */
  418. #define CONFIG_IDE_PREINIT
  419. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  420. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  421. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  422. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  423. /* Offset for data I/O */
  424. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  425. /* Offset for normal register accesses */
  426. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  427. /* Offset for alternate registers */
  428. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  429. /* Interval between registers */
  430. #define CONFIG_SYS_ATA_STRIDE 4
  431. #endif /* __CONFIG_H */