rsdproto.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * (C) Copyright 2000
  3. * Murray Jensen <Murray.Jensen@cmst.csiro.au>
  4. *
  5. * (C) Copyright 2000
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Configuation settings for the R&S Protocol Board board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  36. #define CONFIG_RSD_PROTO 1 /* on a R&S Protocol Board */
  37. #define CONFIG_CPM2 1 /* Has a CPM2 */
  38. #define CONFIG_SYS_TEXT_BASE 0xff000000
  39. #define CONFIG_SYS_LDSCRIPT "board/rsdproto/u-boot.lds"
  40. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  41. /*
  42. * select serial console configuration
  43. *
  44. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  45. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  46. * for SCC).
  47. *
  48. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  49. * defined elsewhere.
  50. */
  51. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  52. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  53. #undef CONFIG_CONS_NONE /* define if console on neither */
  54. #define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */
  55. /*
  56. * select ethernet configuration
  57. *
  58. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  59. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  60. * for FCC)
  61. *
  62. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  63. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  64. */
  65. #undef CONFIG_ETHER_ON_SCC /* define if ethernet on SCC */
  66. #define CONFIG_ETHER_ON_FCC /* define if ethernet on FCC */
  67. #undef CONFIG_ETHER_NONE /* define if ethernet on neither */
  68. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  69. #if (CONFIG_ETHER_INDEX == 2)
  70. /*
  71. * - Rx-CLK is CLK13
  72. * - Tx-CLK is CLK14
  73. * - Select bus for bd/buffers (see 28-13)
  74. * - Enable Full Duplex in FSMR
  75. */
  76. # define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  77. # define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  78. # define CONFIG_SYS_CPMFCR_RAMTYPE (0)
  79. # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  80. #endif /* CONFIG_ETHER_INDEX */
  81. /* allow to overwrite serial and ethaddr */
  82. #define CONFIG_ENV_OVERWRITE
  83. /* enable I2C */
  84. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  85. #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
  86. #define CONFIG_SYS_I2C_SLAVE 0x30
  87. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  88. #define CONFIG_8260_CLKIN 50000000 /* in Hz */
  89. #define CONFIG_BAUDRATE 115200
  90. /*
  91. * BOOTP options
  92. */
  93. #define CONFIG_BOOTP_BOOTFILESIZE
  94. #define CONFIG_BOOTP_BOOTPATH
  95. #define CONFIG_BOOTP_GATEWAY
  96. #define CONFIG_BOOTP_HOSTNAME
  97. /*
  98. * Command line configuration.
  99. */
  100. #include <config_cmd_default.h>
  101. #undef CONFIG_CMD_KGDB
  102. /* Define this if you want to boot from 0x00000100. If you don't define
  103. * this, you will need to program the bootloader to 0xfff00000, and
  104. * get the hardware reset config words at 0xfe000000. The simplest
  105. * way to do that is to program the bootloader at both addresses.
  106. * It is suggested that you just let U-Boot live at 0x00000000.
  107. */
  108. #define CONFIG_SYS_RSD_BOOT_LOW 1
  109. #define CONFIG_BOOTDELAY 5
  110. #define CONFIG_BOOTARGS "devfs=mount root=ramfs"
  111. #define CONFIG_ETHADDR 08:00:3e:26:0a:5a
  112. #define CONFIG_NETMASK 255.255.0.0
  113. #if defined(CONFIG_CMD_KGDB)
  114. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  115. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  116. #endif
  117. /*
  118. * Miscellaneous configurable options
  119. */
  120. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  121. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  122. #if defined(CONFIG_CMD_KGDB)
  123. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  124. #else
  125. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  126. #endif
  127. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  128. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  129. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  130. #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
  131. #define CONFIG_SYS_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */
  132. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  133. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  134. /* valid baudrates */
  135. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  136. /*
  137. * Low Level Configuration Settings
  138. * (address mappings, register initial values, etc.)
  139. * You should know what you are doing if you make changes here.
  140. */
  141. /*-----------------------------------------------------------------------
  142. * Physical Memory Map
  143. */
  144. #define PHYS_SDRAM_60X 0x00000000 /* SDRAM (60x Bus) */
  145. #define PHYS_SDRAM_60X_SIZE 0x08000000 /* 128 MB */
  146. #define PHYS_SDRAM_LOCAL 0x40000000 /* SDRAM (Local Bus) */
  147. #define PHYS_SDRAM_LOCAL_SIZE 0x04000000 /* 64 MB */
  148. #define PHYS_DPRAM_PCI 0xE8000000 /* DPRAM PPC/PCI */
  149. #define PHYS_DPRAM_PCI_SIZE 0x00020000 /* 128 KB */
  150. /*#define PHYS_DPRAM_PCI_SEM 0x04020000 / * DPRAM PPC/PCI Semaphore */
  151. /*#define PHYS_DPRAM_PCI_SEM_SIZE 0x00000001 / * 1 Byte */
  152. #define PHYS_DPRAM_SHARC 0xE8100000 /* DPRAM PPC/Sharc */
  153. #define PHYS_DPRAM_SHARC_SIZE 0x00040000 /* 256 KB */
  154. /*#define PHYS_DPRAM_SHARC_SEM 0x04140000 / * DPRAM PPC/Sharc Semaphore */
  155. /*#define PHYS_DPRAM_SHARC_SEM_SIZE 0x00000001 / * 1 Byte */
  156. #define PHYS_VIRTEX_REGISTER 0xE8300000 /* FPGA implemented register */
  157. #define PHYS_VIRTEX_REGISTER_SIZE 0x00000100
  158. #define PHYS_USB 0x04200000 /* USB Controller (60x Bus) */
  159. #define PHYS_USB_SIZE 0x00000002 /* 2 Bytes */
  160. #define PHYS_IMMR 0xF0000000 /* Internal Memory Mapped Reg. */
  161. #define PHYS_FLASH 0xFF000000 /* Flash (60x Bus) */
  162. #define PHYS_FLASH_SIZE 0x01000000 /* 16 MB */
  163. #define CONFIG_SYS_IMMR PHYS_IMMR
  164. /*-----------------------------------------------------------------------
  165. * Reset Address
  166. *
  167. * In order to reset the CPU, U-Boot jumps to a special address which
  168. * causes a machine check exception. The default address for this is
  169. * CONFIG_SYS_MONITOR_BASE - sizeof (ulong), which might not always work, eg. when
  170. * testing the monitor in RAM using a JTAG debugger.
  171. *
  172. * Just set CONFIG_SYS_RESET_ADDRESS to an address that you know is sure to
  173. * cause a bus error on your hardware.
  174. */
  175. #define CONFIG_SYS_RESET_ADDRESS 0x20000000
  176. /*-----------------------------------------------------------------------
  177. * Hard Reset Configuration Words
  178. */
  179. #if defined(CONFIG_SYS_RSD_BOOT_LOW)
  180. # define CONFIG_SYS_RSD_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS)
  181. #else
  182. # define CONFIG_SYS_RSD_HRCW_BOOT_FLAGS (0)
  183. #endif /* defined(CONFIG_SYS_RSD_BOOT_LOW) */
  184. /* get the HRCW ISB field from CONFIG_SYS_IMMR */
  185. #define CONFIG_SYS_RSD_HRCW_IMMR ( ((CONFIG_SYS_IMMR & 0x10000000) >> 10) |\
  186. ((CONFIG_SYS_IMMR & 0x01000000) >> 7) |\
  187. ((CONFIG_SYS_IMMR & 0x00100000) >> 4) )
  188. #define CONFIG_SYS_HRCW_MASTER (HRCW_L2CPC10 | \
  189. HRCW_DPPC11 | \
  190. CONFIG_SYS_RSD_HRCW_IMMR |\
  191. HRCW_MMR00 | \
  192. HRCW_APPC10 | \
  193. HRCW_CS10PC00 | \
  194. HRCW_MODCK_H0000 |\
  195. CONFIG_SYS_RSD_HRCW_BOOT_FLAGS)
  196. /* no slaves */
  197. #define CONFIG_SYS_HRCW_SLAVE1 0
  198. #define CONFIG_SYS_HRCW_SLAVE2 0
  199. #define CONFIG_SYS_HRCW_SLAVE3 0
  200. #define CONFIG_SYS_HRCW_SLAVE4 0
  201. #define CONFIG_SYS_HRCW_SLAVE5 0
  202. #define CONFIG_SYS_HRCW_SLAVE6 0
  203. #define CONFIG_SYS_HRCW_SLAVE7 0
  204. /*-----------------------------------------------------------------------
  205. * Definitions for initial stack pointer and data area (in DPRAM)
  206. */
  207. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  208. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
  209. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  210. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  211. /*-----------------------------------------------------------------------
  212. * Start addresses for the final memory configuration
  213. * (Set up by the startup code)
  214. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  215. * Note also that the logic that sets CONFIG_SYS_RAMBOOT is platform dependend.
  216. */
  217. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_60X
  218. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH
  219. /*#define CONFIG_SYS_MONITOR_BASE 0x200000 */
  220. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  221. #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE
  222. #define CONFIG_SYS_RAMBOOT
  223. #endif
  224. #define CONFIG_SYS_MONITOR_LEN (160 << 10) /* Reserve 160 kB for Monitor */
  225. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  226. /*
  227. * For booting Linux, the board info and command line data
  228. * have to be in the first 8 MB of memory, since this is
  229. * the maximum mapped by the Linux kernel during initialization.
  230. */
  231. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  232. /*-----------------------------------------------------------------------
  233. * FLASH and environment organization
  234. */
  235. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  236. #define CONFIG_SYS_MAX_FLASH_SECT 63 /* max number of sectors on one chip */
  237. #define CONFIG_SYS_FLASH_ERASE_TOUT 12000 /* Timeout for Flash Erase (in ms) */
  238. #define CONFIG_SYS_FLASH_WRITE_TOUT 3000 /* Timeout for Flash Write (in ms) */
  239. /* turn off NVRAM env feature */
  240. #undef CONFIG_NVRAM_ENV
  241. #define CONFIG_ENV_IS_IN_FLASH 1
  242. #define CONFIG_ENV_ADDR (PHYS_FLASH + 0x28000) /* Addr of Environment Sector */
  243. #define CONFIG_ENV_SECT_SIZE 0x8000 /* Total Size of Environment Sector */
  244. /*-----------------------------------------------------------------------
  245. * Cache Configuration
  246. */
  247. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  248. #if defined(CONFIG_CMD_KGDB)
  249. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  250. #endif
  251. /*-----------------------------------------------------------------------
  252. * HIDx - Hardware Implementation-dependent Registers 2-11
  253. *-----------------------------------------------------------------------
  254. * HID0 also contains cache control - initially enable both caches and
  255. * invalidate contents, then the final state leaves only the instruction
  256. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  257. * but Soft reset does not.
  258. *
  259. * HID1 has only read-only information - nothing to set.
  260. */
  261. #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|HID0_IFEM|HID0_ABE)
  262. #define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE|HID0_EMCP)
  263. #define CONFIG_SYS_HID2 0
  264. /*-----------------------------------------------------------------------
  265. * RMR - Reset Mode Register
  266. *-----------------------------------------------------------------------
  267. */
  268. #define CONFIG_SYS_RMR 0
  269. /*-----------------------------------------------------------------------
  270. * BCR - Bus Configuration 4-25
  271. *-----------------------------------------------------------------------
  272. */
  273. #define CONFIG_SYS_BCR 0x100c0000
  274. /*-----------------------------------------------------------------------
  275. * SIUMCR - SIU Module Configuration 4-31
  276. *-----------------------------------------------------------------------
  277. */
  278. #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC11 | SIUMCR_L2CPC10 | SIUMCR_APPC10 | \
  279. SIUMCR_CS10PC01 | SIUMCR_BCTLC01)
  280. /*-----------------------------------------------------------------------
  281. * SYPCR - System Protection Control 11-9
  282. * SYPCR can only be written once after reset!
  283. *-----------------------------------------------------------------------
  284. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  285. */
  286. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_PBME | SYPCR_LBME | \
  287. SYPCR_SWRI | SYPCR_SWP)
  288. /*-----------------------------------------------------------------------
  289. * TMCNTSC - Time Counter Status and Control 4-40
  290. *-----------------------------------------------------------------------
  291. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  292. * and enable Time Counter
  293. */
  294. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC | TMCNTSC_ALR | TMCNTSC_TCF | TMCNTSC_TCE)
  295. /*-----------------------------------------------------------------------
  296. * PISCR - Periodic Interrupt Status and Control 4-42
  297. *-----------------------------------------------------------------------
  298. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  299. * Periodic timer
  300. */
  301. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  302. /*-----------------------------------------------------------------------
  303. * SCCR - System Clock Control 9-8
  304. *-----------------------------------------------------------------------
  305. */
  306. #define CONFIG_SYS_SCCR 0x00000000
  307. /*-----------------------------------------------------------------------
  308. * RCCR - RISC Controller Configuration 13-7
  309. *-----------------------------------------------------------------------
  310. */
  311. #define CONFIG_SYS_RCCR 0
  312. /*
  313. * Init Memory Controller:
  314. */
  315. #define CONFIG_SYS_PSDMR 0x494D2452
  316. #define CONFIG_SYS_LSDMR 0x49492552
  317. /* Flash */
  318. #define CONFIG_SYS_BR0_PRELIM (PHYS_FLASH | BRx_V)
  319. #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(PHYS_FLASH_SIZE) | \
  320. ORxG_BCTLD | \
  321. ORxG_SCY_5_CLK)
  322. /* DPRAM to the PCI BUS on the protocol board */
  323. #define CONFIG_SYS_BR1_PRELIM (PHYS_DPRAM_PCI | BRx_V)
  324. #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(PHYS_DPRAM_PCI_SIZE) | \
  325. ORxG_ACS_DIV4)
  326. /* 60x Bus SDRAM */
  327. #define CONFIG_SYS_BR2_PRELIM (PHYS_SDRAM_60X | BRx_MS_SDRAM_P | BRx_V)
  328. #define CONFIG_SYS_OR2_PRELIM (ORxS_SIZE_TO_AM(PHYS_SDRAM_60X_SIZE) | \
  329. ORxS_BPD_4 | \
  330. ORxS_ROWST_PBI1_A2 | \
  331. ORxS_NUMR_13 | \
  332. ORxS_IBID)
  333. /* Virtex-FPGA - Register */
  334. #define CONFIG_SYS_BR3_PRELIM (PHYS_VIRTEX_REGISTER | BRx_V)
  335. #define CONFIG_SYS_OR3_PRELIM (ORxS_SIZE_TO_AM(PHYS_VIRTEX_REGISTER_SIZE) | \
  336. ORxG_SCY_1_CLK | \
  337. ORxG_ACS_DIV2 | \
  338. ORxG_CSNT )
  339. /* local bus SDRAM */
  340. #define CONFIG_SYS_BR4_PRELIM (PHYS_SDRAM_LOCAL | BRx_PS_32 | BRx_MS_SDRAM_L | BRx_V)
  341. #define CONFIG_SYS_OR4_PRELIM (ORxS_SIZE_TO_AM(PHYS_SDRAM_LOCAL_SIZE) | \
  342. ORxS_BPD_4 | \
  343. ORxS_ROWST_PBI1_A4 | \
  344. ORxS_NUMR_13)
  345. /* DPRAM to the Sharc-Bus on the protocol board */
  346. #define CONFIG_SYS_BR5_PRELIM (PHYS_DPRAM_SHARC | BRx_V)
  347. #define CONFIG_SYS_OR5_PRELIM (P2SZ_TO_AM(PHYS_DPRAM_SHARC_SIZE) | \
  348. ORxG_ACS_DIV4)
  349. #endif /* __CONFIG_H */