palmld.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * Palm LifeDrive configuration file
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Board Configuration Options
  25. */
  26. #define CONFIG_PXA27X 1 /* Marvell PXA270 CPU */
  27. #define CONFIG_PALMLD 1 /* Palm LifeDrive board */
  28. /*
  29. * Environment settings
  30. */
  31. #define CONFIG_ENV_OVERWRITE
  32. #define CONFIG_SYS_MALLOC_LEN (128*1024)
  33. #define CONFIG_SYS_TEXT_BASE 0x0
  34. #define CONFIG_BOOTCOMMAND \
  35. "if mmcinfo && fatload mmc 0 0xa0000000 uboot.script ; then " \
  36. "source 0xa0000000; " \
  37. "else " \
  38. "bootm 0x0x60000; " \
  39. "fi; "
  40. #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,9600"
  41. #define CONFIG_TIMESTAMP
  42. #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
  43. #define CONFIG_CMDLINE_TAG
  44. #define CONFIG_SETUP_MEMORY_TAGS
  45. #define CONFIG_LZMA /* LZMA compression support */
  46. /*
  47. * Serial Console Configuration
  48. */
  49. #define CONFIG_PXA_SERIAL
  50. #define CONFIG_FFUART 1
  51. #define CONFIG_BAUDRATE 9600
  52. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  53. /*
  54. * Bootloader Components Configuration
  55. */
  56. #include <config_cmd_default.h>
  57. #undef CONFIG_CMD_NET
  58. #undef CONFIG_CMD_NFS
  59. #define CONFIG_CMD_ENV
  60. #undef CONFIG_CMD_IMLS
  61. #define CONFIG_CMD_MMC
  62. #define CONFIG_CMD_IDE
  63. #define CONFIG_LCD
  64. /*
  65. * MMC Card Configuration
  66. */
  67. #ifdef CONFIG_CMD_MMC
  68. #define CONFIG_MMC
  69. #define CONFIG_GENERIC_MMC
  70. #define CONFIG_PXA_MMC_GENERIC
  71. #define CONFIG_SYS_MMC_BASE 0xF0000000
  72. #define CONFIG_CMD_FAT
  73. #define CONFIG_CMD_EXT2
  74. #define CONFIG_DOS_PARTITION
  75. #endif
  76. /*
  77. * LCD
  78. */
  79. #ifdef CONFIG_LCD
  80. #define CONFIG_LQ038J7DH53
  81. #define CONFIG_VIDEO_LOGO
  82. #define CONFIG_CMD_BMP
  83. #define CONFIG_SPLASH_SCREEN
  84. #define CONFIG_SPLASH_SCREEN_ALIGN
  85. #define CONFIG_VIDEO_BMP_GZIP
  86. #define CONFIG_VIDEO_BMP_RLE8
  87. #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20)
  88. #endif
  89. /*
  90. * KGDB
  91. */
  92. #ifdef CONFIG_CMD_KGDB
  93. #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */
  94. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  95. #endif
  96. /*
  97. * HUSH Shell Configuration
  98. */
  99. #define CONFIG_SYS_HUSH_PARSER 1
  100. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  101. #define CONFIG_SYS_LONGHELP
  102. #ifdef CONFIG_SYS_HUSH_PARSER
  103. #define CONFIG_SYS_PROMPT "$ "
  104. #else
  105. #define CONFIG_SYS_PROMPT "=> "
  106. #endif
  107. #define CONFIG_SYS_CBSIZE 256
  108. #define CONFIG_SYS_PBSIZE \
  109. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  110. #define CONFIG_SYS_MAXARGS 16
  111. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  112. #define CONFIG_SYS_DEVICE_NULLDEV 1
  113. /*
  114. * Clock Configuration
  115. */
  116. #undef CONFIG_SYS_CLKS_IN_HZ
  117. #define CONFIG_SYS_HZ 3250000 /* Timer @ 3250000 Hz */
  118. #define CONFIG_SYS_CPUSPEED 0x210 /* 416MHz ; N=2,L=16 */
  119. /*
  120. * Stack sizes
  121. */
  122. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  123. #ifdef CONFIG_USE_IRQ
  124. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  125. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  126. #endif
  127. /*
  128. * DRAM Map
  129. */
  130. #define CONFIG_NR_DRAM_BANKS 1 /* 1 bank of DRAM */
  131. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  132. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  133. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  134. #define CONFIG_SYS_DRAM_SIZE 0x02000000 /* 32 MB DRAM */
  135. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  136. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  137. #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_DRAM_BASE
  138. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  139. #define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SDRAM_1)
  140. /*
  141. * NOR FLASH
  142. */
  143. #ifdef CONFIG_CMD_FLASH
  144. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  145. #define PHYS_FLASH_SIZE 0x00080000 /* 512 KB */
  146. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  147. #define CONFIG_SYS_FLASH_CFI
  148. #define CONFIG_FLASH_CFI_DRIVER 1
  149. #define CONFIG_FLASH_CFI_LEGACY
  150. #define CONFIG_SYS_FLASH_LEGACY_512Kx16
  151. #define CONFIG_SYS_MONITOR_BASE 0
  152. #define CONFIG_SYS_MONITOR_LEN 0x40000
  153. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  154. #define CONFIG_SYS_MAX_FLASH_SECT 256
  155. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  156. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ)
  157. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ)
  158. #define CONFIG_SYS_FLASH_LOCK_TOUT (25*CONFIG_SYS_HZ)
  159. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (25*CONFIG_SYS_HZ)
  160. #define CONFIG_SYS_FLASH_PROTECTION
  161. #define CONFIG_ENV_IS_IN_FLASH 1
  162. #define CONFIG_ENV_SECT_SIZE 0x10000
  163. #else
  164. #define CONFIG_SYS_NO_FLASH
  165. #define CONFIG_ENV_IS_NOWHERE
  166. #endif
  167. #define CONFIG_ENV_ADDR 0x40000
  168. #define CONFIG_ENV_SIZE 0x4000
  169. /*
  170. * IDE
  171. */
  172. #ifdef CONFIG_CMD_IDE
  173. #define CONFIG_LBA48
  174. #undef CONFIG_IDE_LED
  175. #undef CONFIG_IDE_RESET
  176. #define __io
  177. #define CONFIG_SYS_IDE_MAXBUS 1
  178. #define CONFIG_SYS_IDE_MAXDEVICE 1
  179. #define CONFIG_SYS_ATA_BASE_ADDR 0x20000000
  180. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0
  181. #define CONFIG_SYS_ATA_DATA_OFFSET 0x10
  182. #define CONFIG_SYS_ATA_REG_OFFSET 0x10
  183. #define CONFIG_SYS_ATA_ALT_OFFSET 0x10
  184. #define CONFIG_SYS_ATA_STRIDE 1
  185. #endif
  186. /*
  187. * GPIO settings
  188. */
  189. #define CONFIG_SYS_GAFR0_L_VAL 0x00000000
  190. #define CONFIG_SYS_GAFR0_U_VAL 0xa5180012
  191. #define CONFIG_SYS_GAFR1_L_VAL 0x69988056
  192. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa580aa
  193. #define CONFIG_SYS_GAFR2_L_VAL 0x6aaaaaaa
  194. #define CONFIG_SYS_GAFR2_U_VAL 0x01040001
  195. #define CONFIG_SYS_GAFR3_L_VAL 0x540a950c
  196. #define CONFIG_SYS_GAFR3_U_VAL 0x00000009
  197. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  198. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  199. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  200. #define CONFIG_SYS_GPCR3_VAL 0x00000000
  201. #define CONFIG_SYS_GPDR0_VAL 0xc26b0000
  202. #define CONFIG_SYS_GPDR1_VAL 0xfcdfaa93
  203. #define CONFIG_SYS_GPDR2_VAL 0x7bbaffff
  204. #define CONFIG_SYS_GPDR3_VAL 0x006ff38d
  205. #define CONFIG_SYS_GPSR0_VAL 0x0d9e45ee
  206. #define CONFIG_SYS_GPSR1_VAL 0x03affdae
  207. #define CONFIG_SYS_GPSR2_VAL 0x07554000
  208. #define CONFIG_SYS_GPSR3_VAL 0x01bc0785
  209. #define CONFIG_SYS_PSSR_VAL 0x30
  210. /*
  211. * Clock settings
  212. */
  213. #define CONFIG_SYS_CKEN 0x01ffffff
  214. #define CONFIG_SYS_CCCR 0x02000210
  215. /*
  216. * Memory settings
  217. */
  218. #define CONFIG_SYS_MSC0_VAL 0x7ff844c8
  219. #define CONFIG_SYS_MSC1_VAL 0x7ff86ab4
  220. #define CONFIG_SYS_MSC2_VAL 0x7ff87ff8
  221. #define CONFIG_SYS_MDCNFG_VAL 0x0B880acd
  222. #define CONFIG_SYS_MDREFR_VAL 0x201fa031
  223. #define CONFIG_SYS_MDMRS_VAL 0x00320032
  224. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  225. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  226. /*
  227. * PCMCIA and CF Interfaces
  228. */
  229. #define CONFIG_SYS_MECR_VAL 0x00000003
  230. #define CONFIG_SYS_MCMEM0_VAL 0x0001c391
  231. #define CONFIG_SYS_MCMEM1_VAL 0x0001c391
  232. #define CONFIG_SYS_MCATT0_VAL 0x0001c391
  233. #define CONFIG_SYS_MCATT1_VAL 0x0001c391
  234. #define CONFIG_SYS_MCIO0_VAL 0x00014611
  235. #define CONFIG_SYS_MCIO1_VAL 0x0001c391
  236. #endif /* __CONFIG_H */