omap3_zoom1.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. * Nishanth Menon <nm@ti.com>
  7. *
  8. * Configuration settings for the TI OMAP3430 Zoom MDK board.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  34. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  35. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  36. #define CONFIG_OMAP3_ZOOM1 1 /* working with Zoom MDK Rev1 */
  37. #define CONFIG_SDRC /* The chip has SDRC controller */
  38. #include <asm/arch/cpu.h> /* get chip and board defs */
  39. #include <asm/arch/omap3.h>
  40. /*
  41. * Display CPU and Board information
  42. */
  43. #define CONFIG_DISPLAY_CPUINFO 1
  44. #define CONFIG_DISPLAY_BOARDINFO 1
  45. /* Clock Defines */
  46. #define V_OSCK 26000000 /* Clock output from T2 */
  47. #define V_SCLK (V_OSCK >> 1)
  48. #undef CONFIG_USE_IRQ /* no support for IRQs */
  49. #define CONFIG_MISC_INIT_R
  50. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  51. #define CONFIG_SETUP_MEMORY_TAGS 1
  52. #define CONFIG_INITRD_TAG 1
  53. #define CONFIG_REVISION_TAG 1
  54. #define CONFIG_OF_LIBFDT 1
  55. /*
  56. * Size of malloc() pool
  57. */
  58. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  59. /* Sector */
  60. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  61. /*
  62. * Hardware drivers
  63. */
  64. /*
  65. * NS16550 Configuration
  66. */
  67. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  68. #define CONFIG_SYS_NS16550
  69. #define CONFIG_SYS_NS16550_SERIAL
  70. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  71. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  72. /*
  73. * select serial console configuration
  74. */
  75. #define CONFIG_CONS_INDEX 3
  76. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  77. #define CONFIG_SERIAL3 3 /* UART3 */
  78. /* allow to overwrite serial and ethaddr */
  79. #define CONFIG_ENV_OVERWRITE
  80. #define CONFIG_BAUDRATE 115200
  81. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  82. 115200}
  83. #define CONFIG_GENERIC_MMC 1
  84. #define CONFIG_MMC 1
  85. #define CONFIG_OMAP_HSMMC 1
  86. #define CONFIG_DOS_PARTITION 1
  87. /* DDR - I use Micron DDR */
  88. #define CONFIG_OMAP3_MICRON_DDR 1
  89. /* USB */
  90. #define CONFIG_MUSB_UDC 1
  91. #define CONFIG_USB_OMAP3 1
  92. #define CONFIG_TWL4030_USB 1
  93. /* USB device configuration */
  94. #define CONFIG_USB_DEVICE 1
  95. #define CONFIG_USB_TTY 1
  96. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  97. /* Change these to suit your needs */
  98. #define CONFIG_USBD_VENDORID 0x0451
  99. #define CONFIG_USBD_PRODUCTID 0x5678
  100. #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
  101. #define CONFIG_USBD_PRODUCT_NAME "Zoom1"
  102. /* commands to include */
  103. #include <config_cmd_default.h>
  104. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  105. #define CONFIG_CMD_FAT /* FAT support */
  106. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  107. #define CONFIG_CMD_I2C /* I2C serial bus support */
  108. #define CONFIG_CMD_MMC /* MMC support */
  109. #define CONFIG_CMD_NAND /* NAND support */
  110. #define CONFIG_CMD_NAND_LOCK_UNLOCK /* Enable lock/unlock support */
  111. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  112. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  113. #undef CONFIG_CMD_IMI /* iminfo */
  114. #undef CONFIG_CMD_IMLS /* List all found images */
  115. #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  116. #undef CONFIG_CMD_NFS /* NFS support */
  117. #define CONFIG_SYS_NO_FLASH
  118. #define CONFIG_HARD_I2C 1
  119. #define CONFIG_SYS_I2C_SPEED 100000
  120. #define CONFIG_SYS_I2C_SLAVE 1
  121. #define CONFIG_SYS_I2C_BUS 0
  122. #define CONFIG_SYS_I2C_BUS_SELECT 1
  123. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  124. /*
  125. * TWL4030
  126. */
  127. #define CONFIG_TWL4030_POWER 1
  128. #define CONFIG_TWL4030_LED 1
  129. /*
  130. * Board NAND Info.
  131. */
  132. #define CONFIG_NAND_OMAP_GPMC
  133. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  134. /* to access nand */
  135. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  136. /* to access nand at */
  137. /* CS0 */
  138. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  139. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  140. /* devices */
  141. #define CONFIG_JFFS2_NAND
  142. /* nand device jffs2 lives on */
  143. #define CONFIG_JFFS2_DEV "nand0"
  144. /* start of jffs2 partition */
  145. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  146. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  147. /* partition */
  148. /* Environment information */
  149. #define CONFIG_BOOTDELAY 10
  150. #define CONFIG_EXTRA_ENV_SETTINGS \
  151. "loadaddr=0x82000000\0" \
  152. "usbtty=cdc_acm\0" \
  153. "console=ttyS2,115200n8\0" \
  154. "mmcdev=0\0" \
  155. "videomode=1024x768@60,vxres=1024,vyres=768\0" \
  156. "videospec=omapfb:vram:2M,vram:4M\0" \
  157. "mmcargs=setenv bootargs console=${console} " \
  158. "video=${videospec},mode:${videomode} " \
  159. "root=/dev/mmcblk0p2 rw " \
  160. "rootfstype=ext3 rootwait\0" \
  161. "nandargs=setenv bootargs console=${console} " \
  162. "video=${videospec},mode:${videomode} " \
  163. "root=/dev/mtdblock4 rw " \
  164. "rootfstype=jffs2\0" \
  165. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  166. "bootscript=echo Running bootscript from mmc ...; " \
  167. "source ${loadaddr}\0" \
  168. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  169. "mmcboot=echo Booting from mmc ...; " \
  170. "run mmcargs; " \
  171. "bootm ${loadaddr}\0" \
  172. "nandboot=echo Booting from nand ...; " \
  173. "run nandargs; " \
  174. "nand read ${loadaddr} 280000 400000; " \
  175. "bootm ${loadaddr}\0" \
  176. #define CONFIG_BOOTCOMMAND \
  177. "if mmc rescan ${mmcdev}; then " \
  178. "if run loadbootscript; then " \
  179. "run bootscript; " \
  180. "else " \
  181. "if run loaduimage; then " \
  182. "run mmcboot; " \
  183. "else run nandboot; " \
  184. "fi; " \
  185. "fi; " \
  186. "else run nandboot; fi"
  187. #define CONFIG_AUTO_COMPLETE 1
  188. /*
  189. * Miscellaneous configurable options
  190. */
  191. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  192. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  193. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  194. #define CONFIG_SYS_PROMPT "OMAP3 Zoom1 # "
  195. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  196. /* Print Buffer Size */
  197. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  198. sizeof(CONFIG_SYS_PROMPT) + 16)
  199. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  200. /* Boot Argument Buffer Size */
  201. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  202. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  203. /* works on */
  204. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  205. 0x01F00000) /* 31MB */
  206. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  207. /* load address */
  208. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  209. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  210. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  211. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  212. CONFIG_SYS_INIT_RAM_SIZE - \
  213. GENERATED_GBL_DATA_SIZE)
  214. /*
  215. * OMAP3 has 12 GP timers, they can be driven by the system clock
  216. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  217. * This rate is divided by a local divisor.
  218. */
  219. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  220. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  221. #define CONFIG_SYS_HZ 1000
  222. /*-----------------------------------------------------------------------
  223. * Stack sizes
  224. *
  225. * The stack sizes are set up in start.S using the settings below
  226. */
  227. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  228. #ifdef CONFIG_USE_IRQ
  229. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  230. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  231. #endif
  232. /*-----------------------------------------------------------------------
  233. * Physical Memory Map
  234. */
  235. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  236. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  237. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  238. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  239. /* SDRAM Bank Allocation method */
  240. #define SDRC_R_B_C 1
  241. /*-----------------------------------------------------------------------
  242. * FLASH and environment organization
  243. */
  244. /* **** PISMO SUPPORT *** */
  245. /* Configure the PISMO */
  246. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  247. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  248. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  249. #if defined(CONFIG_CMD_NAND)
  250. #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
  251. #endif
  252. /* Monitor at start of flash */
  253. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  254. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  255. #define CONFIG_ENV_IS_IN_NAND 1
  256. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  257. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  258. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  259. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  260. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  261. #endif /* __CONFIG_H */