o2dnt.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200
  31. #define CONFIG_O2DNT 1 /* ... on O2DNT board */
  32. #define CONFIG_SYS_TEXT_BASE 0xFF000000 /* boot low for 16 MiB boards */
  33. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  34. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  35. /*
  36. * Serial console configuration
  37. */
  38. #define CONFIG_PSC_CONSOLE 5 /* console is on PSC5 */
  39. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  40. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  41. /*
  42. * PCI Mapping:
  43. * 0x40000000 - 0x4fffffff - PCI Memory
  44. * 0x50000000 - 0x50ffffff - PCI IO Space
  45. */
  46. #define CONFIG_PCI 1
  47. #define CONFIG_PCI_PNP 1
  48. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  49. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  50. #define CONFIG_PCI_MEM_BUS 0x40000000
  51. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  52. #define CONFIG_PCI_MEM_SIZE 0x10000000
  53. #define CONFIG_PCI_IO_BUS 0x50000000
  54. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  55. #define CONFIG_PCI_IO_SIZE 0x01000000
  56. #define CONFIG_SYS_XLB_PIPELINING 1
  57. #define CONFIG_EEPRO100
  58. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  59. #define CONFIG_NS8382X 1
  60. /* Partitions */
  61. #define CONFIG_MAC_PARTITION
  62. #define CONFIG_DOS_PARTITION
  63. #define CONFIG_ISO_PARTITION
  64. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  65. /*
  66. * BOOTP options
  67. */
  68. #define CONFIG_BOOTP_BOOTFILESIZE
  69. #define CONFIG_BOOTP_BOOTPATH
  70. #define CONFIG_BOOTP_GATEWAY
  71. #define CONFIG_BOOTP_HOSTNAME
  72. /*
  73. * Command line configuration.
  74. */
  75. #include <config_cmd_default.h>
  76. #define CONFIG_CMD_EEPROM
  77. #define CONFIG_CMD_FAT
  78. #define CONFIG_CMD_I2C
  79. #define CONFIG_CMD_NFS
  80. #define CONFIG_CMD_MII
  81. #define CONFIG_CMD_PING
  82. #define CONFIG_CMD_PCI
  83. #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  84. # define CONFIG_SYS_LOWBOOT 1
  85. #else
  86. # error "CONFIG_SYS_TEXT_BASE must be 0xFF000000"
  87. #endif
  88. /*
  89. * Autobooting
  90. */
  91. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  92. #define CONFIG_PREBOOT "echo;" \
  93. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  94. "echo"
  95. #undef CONFIG_BOOTARGS
  96. #define CONFIG_EXTRA_ENV_SETTINGS \
  97. "netdev=eth0\0" \
  98. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  99. "nfsroot=${serverip}:${rootpath}\0" \
  100. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  101. "addip=setenv bootargs ${bootargs} " \
  102. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  103. ":${hostname}:${netdev}:off panic=1\0" \
  104. "flash_nfs=run nfsargs addip;" \
  105. "bootm ${kernel_addr}\0" \
  106. "flash_self=run ramargs addip;" \
  107. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  108. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  109. "rootpath=/opt/eldk/ppc_82xx\0" \
  110. "bootfile=/tftpboot/MPC5200/uImage\0" \
  111. ""
  112. #define CONFIG_BOOTCOMMAND "run flash_self"
  113. /*
  114. * IPB Bus clocking configuration.
  115. */
  116. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  117. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  118. /*
  119. * PCI Bus clocking configuration
  120. *
  121. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  122. * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  123. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  124. */
  125. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  126. #endif
  127. /*
  128. * I2C configuration
  129. */
  130. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  131. #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
  132. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  133. #define CONFIG_SYS_I2C_SLAVE 0x7F
  134. /*
  135. * EEPROM configuration:
  136. *
  137. * O2DNT board is equiped with Ramtron FRAM device FM24CL16
  138. * 16 Kib Ferroelectric Nonvolatile serial RAM memory
  139. * organized as 2048 x 8 bits and addressable as eight I2C devices
  140. * 0x50 ... 0x57 each 256 bytes in size
  141. *
  142. */
  143. #define CONFIG_SYS_I2C_FRAM
  144. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  145. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  146. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  147. /*
  148. * There is no write delay with FRAM, write operations are performed at bus
  149. * speed. Thus, no status polling or write delay is needed.
  150. */
  151. /*#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70*/
  152. /*
  153. * Flash configuration
  154. */
  155. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  156. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  157. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
  158. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  159. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  160. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  161. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  162. #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  163. #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  164. /*
  165. * Environment settings
  166. */
  167. #define CONFIG_ENV_IS_IN_FLASH 1
  168. #define CONFIG_ENV_SIZE 0x20000
  169. #define CONFIG_ENV_SECT_SIZE 0x20000
  170. #define CONFIG_ENV_OVERWRITE 1
  171. /*
  172. * Memory map
  173. */
  174. #define CONFIG_SYS_MBAR 0xF0000000
  175. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  176. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  177. /* Use SRAM until RAM will be available */
  178. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  179. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  180. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  181. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  182. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  183. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  184. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  185. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  186. /*
  187. * Ethernet configuration
  188. */
  189. #define CONFIG_MPC5xxx_FEC 1
  190. #define CONFIG_MPC5xxx_FEC_MII100
  191. /*
  192. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  193. */
  194. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  195. #define CONFIG_PHY_ADDR 0x00
  196. /*
  197. * GPIO configuration
  198. */
  199. /*#define CONFIG_SYS_GPS_PORT_CONFIG 0x10002004 */
  200. #define CONFIG_SYS_GPS_PORT_CONFIG 0x00002006 /* no CAN */
  201. /*
  202. * Miscellaneous configurable options
  203. */
  204. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  205. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  206. #if defined(CONFIG_CMD_KGDB)
  207. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  208. #else
  209. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  210. #endif
  211. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  212. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  213. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  214. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  215. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  216. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  217. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  218. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  219. #if defined(CONFIG_CMD_KGDB)
  220. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  221. #endif
  222. /*
  223. * Various low-level settings
  224. */
  225. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  226. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  227. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  228. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  229. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  230. /*
  231. * For 66 MHz PCI clock additional Wait State is needed for CS0 (flash).
  232. */
  233. #define CONFIG_SYS_BOOTCS_CFG 0x00057801 /* for pci_clk = 66 MHz */
  234. #else
  235. #define CONFIG_SYS_BOOTCS_CFG 0x00047801 /* for pci_clk = 33 MHz */
  236. #endif
  237. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  238. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  239. #define CONFIG_SYS_CS_BURST 0x00000000
  240. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  241. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  242. #endif /* __CONFIG_H */