mx31ads.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * Configuration settings for the MX31ADS Freescale board.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. #include <asm/arch/imx-regs.h>
  24. /* High Level Configuration Options */
  25. #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
  26. #define CONFIG_MX31 1 /* in a mx31 */
  27. #define CONFIG_MX31_HCLK_FREQ 26000000 /* RedBoot says 26MHz */
  28. #define CONFIG_MX31_CLK32 32768
  29. #define CONFIG_DISPLAY_CPUINFO
  30. #define CONFIG_DISPLAY_BOARDINFO
  31. #define CONFIG_SYS_TEXT_BASE 0xA0000000
  32. #define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS
  33. /*
  34. * Disabled for now due to build problems under Debian and a significant increase
  35. * in the final file size: 144260 vs. 109536 Bytes.
  36. */
  37. #if 0
  38. #define CONFIG_OF_LIBFDT 1
  39. #define CONFIG_FIT 1
  40. #define CONFIG_FIT_VERBOSE 1
  41. #endif
  42. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  43. #define CONFIG_SETUP_MEMORY_TAGS 1
  44. #define CONFIG_INITRD_TAG 1
  45. /*
  46. * Size of malloc() pool
  47. */
  48. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
  49. /*
  50. * Hardware drivers
  51. */
  52. #define CONFIG_MXC_UART 1
  53. #define CONFIG_SYS_MX31_UART1 1
  54. #define CONFIG_HARD_SPI 1
  55. #define CONFIG_MXC_SPI 1
  56. #define CONFIG_DEFAULT_SPI_BUS 1
  57. #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  58. #define CONFIG_MXC_GPIO
  59. /* PMIC Controller */
  60. #define CONFIG_PMIC
  61. #define CONFIG_PMIC_SPI
  62. #define CONFIG_PMIC_FSL
  63. #define CONFIG_FSL_PMIC_BUS 1
  64. #define CONFIG_FSL_PMIC_CS 0
  65. #define CONFIG_FSL_PMIC_CLK 1000000
  66. #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  67. #define CONFIG_FSL_PMIC_BITLEN 32
  68. #define CONFIG_RTC_MC13783
  69. /* allow to overwrite serial and ethaddr */
  70. #define CONFIG_ENV_OVERWRITE
  71. #define CONFIG_CONS_INDEX 1
  72. #define CONFIG_BAUDRATE 115200
  73. #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  74. /***********************************************************
  75. * Command definition
  76. ***********************************************************/
  77. #include <config_cmd_default.h>
  78. #define CONFIG_CMD_PING
  79. #define CONFIG_CMD_DHCP
  80. #define CONFIG_CMD_SPI
  81. #define CONFIG_CMD_DATE
  82. #define CONFIG_BOOTDELAY 3
  83. #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
  84. #define CONFIG_EXTRA_ENV_SETTINGS \
  85. "netdev=eth0\0" \
  86. "uboot_addr=0xa0000000\0" \
  87. "uboot=mx31ads/u-boot.bin\0" \
  88. "kernel=mx31ads/uImage\0" \
  89. "nfsroot=/opt/eldk/arm\0" \
  90. "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
  91. "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
  92. "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
  93. "bootcmd=run bootcmd_net\0" \
  94. "bootcmd_net=run bootargs_base bootargs_nfs; " \
  95. "tftpboot ${loadaddr} ${kernel}; bootm\0" \
  96. "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
  97. "protect off ${uboot_addr} 0xa003ffff; " \
  98. "erase ${uboot_addr} 0xa003ffff; " \
  99. "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
  100. "setenv filesize; saveenv\0"
  101. #define CONFIG_CS8900
  102. #define CONFIG_CS8900_BASE 0xb4020300
  103. #define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
  104. /*
  105. * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
  106. * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
  107. * controller inverted. The controller is capable of detecting and correcting
  108. * this, but it needs 4 network packets for that. Which means, at startup, you
  109. * will not receive answers to the first 4 packest, unless there have been some
  110. * broadcasts on the network, or your board is on a hub. Reducing the ARP
  111. * timeout from default 5 seconds to 200ms we speed up the initial TFTP
  112. * transfer, should the user wish one, significantly.
  113. */
  114. #define CONFIG_ARP_TIMEOUT 200UL
  115. /*
  116. * Miscellaneous configurable options
  117. */
  118. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  119. #define CONFIG_SYS_PROMPT "=> "
  120. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  121. /* Print Buffer Size */
  122. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  123. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  124. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  125. #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
  126. #define CONFIG_SYS_MEMTEST_END 0x10000
  127. #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
  128. #define CONFIG_SYS_HZ 1000
  129. #define CONFIG_CMDLINE_EDITING 1
  130. /*-----------------------------------------------------------------------
  131. * Stack sizes
  132. *
  133. * The stack sizes are set up in start.S using the settings below
  134. */
  135. #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
  136. /*-----------------------------------------------------------------------
  137. * Physical Memory Map
  138. */
  139. #define CONFIG_NR_DRAM_BANKS 1
  140. #define PHYS_SDRAM_1 CSD0_BASE
  141. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  142. #define CONFIG_BOARD_EARLY_INIT_F
  143. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  144. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  145. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  146. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  147. GENERATED_GBL_DATA_SIZE)
  148. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  149. CONFIG_SYS_GBL_DATA_OFFSET)
  150. /*-----------------------------------------------------------------------
  151. * FLASH and environment organization
  152. */
  153. #define CONFIG_SYS_FLASH_BASE CS0_BASE
  154. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  155. #define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
  156. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
  157. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
  158. #define CONFIG_ENV_IS_IN_FLASH 1
  159. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  160. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  161. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  162. /* Address and size of Redundant Environment Sector */
  163. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
  164. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  165. /*-----------------------------------------------------------------------
  166. * CFI FLASH driver setup
  167. */
  168. #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
  169. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
  170. #define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
  171. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
  172. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
  173. /*
  174. * JFFS2 partitions
  175. */
  176. #undef CONFIG_CMD_MTDPARTS
  177. #define CONFIG_JFFS2_DEV "nor0"
  178. #endif /* __CONFIG_H */