mecp5200.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*************************************************************************
  24. * (c) 2005 esd gmbh Hannover
  25. *
  26. *
  27. * from IceCube.h file
  28. * by Reinhard Arlt reinhard.arlt@esd-electronics.com
  29. *
  30. *************************************************************************/
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*
  34. * High Level Configuration Options
  35. * (easy to change)
  36. */
  37. #define CONFIG_MPC5200 1 /* This is an MPC5xxx CPU */
  38. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  39. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  40. #define CONFIG_MECP5200 1 /* ... on MECP5200 board */
  41. #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
  42. #ifndef CONFIG_SYS_TEXT_BASE
  43. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  44. #endif
  45. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  46. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  47. /*
  48. * Serial console configuration
  49. */
  50. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  51. #if 0 /* test-only */
  52. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  53. #else
  54. #define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
  55. #endif
  56. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  57. #define CONFIG_MII
  58. #if 0 /* test-only !!! */
  59. #define CONFIG_EEPRO100 1
  60. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  61. #define CONFIG_NS8382X 1
  62. #endif
  63. /* Partitions */
  64. #define CONFIG_MAC_PARTITION
  65. #define CONFIG_DOS_PARTITION
  66. /* USB */
  67. #if 0
  68. #define CONFIG_USB_OHCI
  69. #define CONFIG_USB_STORAGE
  70. #endif
  71. /*
  72. * BOOTP options
  73. */
  74. #define CONFIG_BOOTP_BOOTFILESIZE
  75. #define CONFIG_BOOTP_BOOTPATH
  76. #define CONFIG_BOOTP_GATEWAY
  77. #define CONFIG_BOOTP_HOSTNAME
  78. /*
  79. * Command line configuration.
  80. */
  81. #include <config_cmd_default.h>
  82. #define CONFIG_CMD_EEPROM
  83. #define CONFIG_CMD_FAT
  84. #define CONFIG_CMD_EXT2
  85. #define CONFIG_CMD_I2C
  86. #define CONFIG_CMD_IDE
  87. #define CONFIG_CMD_BSP
  88. #define CONFIG_CMD_ELF
  89. #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  90. # define CONFIG_SYS_LOWBOOT 1
  91. # define CONFIG_SYS_LOWBOOT16 1
  92. #endif
  93. #if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
  94. # define CONFIG_SYS_LOWBOOT 1
  95. # define CONFIG_SYS_LOWBOOT08 1
  96. #endif
  97. /*
  98. * Autobooting
  99. */
  100. #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
  101. #define CONFIG_PREBOOT "echo;" \
  102. "echo Welcome to CBX-CPU5200 (mecp5200);" \
  103. "echo"
  104. #undef CONFIG_BOOTARGS
  105. #define CONFIG_EXTRA_ENV_SETTINGS \
  106. "netdev=eth0\0" \
  107. "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
  108. "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
  109. "net_vxworks=tftp $(loadaddr) $(image);run vxworks_args;bootvx\0" \
  110. "vxworks_args=setenv bootargs fec(0,0)$(host):$(image) h=$(serverip) e=$(ipaddr) g=$(gatewayip) u=$(user) $(pass) tn=$(target) s=$(script)\0" \
  111. "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=$(serverip) e=$(ipaddr) g=$(gatewayip) u=$(user) $(pass) tn=$(target) s=$(script) o=fec0 \0" \
  112. "loadaddr=01000000\0" \
  113. "serverip=192.168.2.99\0" \
  114. "gatewayip=10.0.0.79\0" \
  115. "user=mu\0" \
  116. "target=mecp5200.esd\0" \
  117. "script=mecp5200.bat\0" \
  118. "image=/tftpboot/vxWorks_mecp5200\0" \
  119. "ipaddr=10.0.13.196\0" \
  120. "netmask=255.255.0.0\0" \
  121. ""
  122. #define CONFIG_BOOTCOMMAND "run flash_vxworks0"
  123. /*
  124. * IPB Bus clocking configuration.
  125. */
  126. #undef CONFIG_SYS_IPBSPEED_133 /* define for 133MHz speed */
  127. /*
  128. * I2C configuration
  129. */
  130. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  131. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  132. #define CONFIG_SYS_I2C_SPEED 86000 /* 100 kHz */
  133. #define CONFIG_SYS_I2C_SLAVE 0x7F
  134. /*
  135. * EEPROM configuration
  136. */
  137. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  138. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  139. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
  140. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  141. #define CONFIG_SYS_I2C_MULTI_EEPROMS 1
  142. /*
  143. * Flash configuration
  144. */
  145. #define CONFIG_SYS_FLASH_BASE 0xFFC00000
  146. #define CONFIG_SYS_FLASH_SIZE 0x00400000
  147. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x003E0000)
  148. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  149. #define CONFIG_SYS_MAX_FLASH_SECT 512
  150. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  151. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  152. /*
  153. * Environment settings
  154. */
  155. #if 1 /* test-only */
  156. #define CONFIG_ENV_IS_IN_FLASH 1
  157. #define CONFIG_ENV_SIZE 0x10000
  158. #define CONFIG_ENV_SECT_SIZE 0x10000
  159. #define CONFIG_ENV_OVERWRITE 1
  160. #else
  161. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  162. #define CONFIG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
  163. #define CONFIG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars*/
  164. /* total size of a CAT24WC32 is 8192 bytes */
  165. #define CONFIG_ENV_OVERWRITE 1
  166. #endif
  167. #define CONFIG_FLASH_CFI_DRIVER 1 /* Flash is CFI conformant */
  168. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  169. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */
  170. #if 0
  171. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  172. #endif
  173. #define CONFIG_SYS_FLASH_INCREMENT 0x00400000 /* size of flash bank */
  174. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  175. #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* show if bank is empty */
  176. /*
  177. * Memory map
  178. */
  179. #define CONFIG_SYS_MBAR 0xF0000000
  180. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  181. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  182. /* Use SRAM until RAM will be available */
  183. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  184. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  185. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  186. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  187. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  188. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  189. # define CONFIG_SYS_RAMBOOT 1
  190. #endif
  191. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  192. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  193. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  194. /*
  195. * Ethernet configuration
  196. */
  197. #define CONFIG_MPC5xxx_FEC 1
  198. #define CONFIG_MPC5xxx_FEC_MII100
  199. /*
  200. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  201. */
  202. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  203. #define CONFIG_PHY_ADDR 0x00
  204. #define CONFIG_UDP_CHECKSUM 1
  205. /*
  206. * GPIO configuration
  207. */
  208. #define CONFIG_SYS_GPS_PORT_CONFIG 0x01052444
  209. /*
  210. * Miscellaneous configurable options
  211. */
  212. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  213. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  214. #if defined(CONFIG_CMD_KGDB)
  215. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  216. #else
  217. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  218. #endif
  219. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  220. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  221. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  222. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  223. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  224. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  225. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  226. #define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
  227. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  228. #if defined(CONFIG_CMD_KGDB)
  229. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  230. #endif
  231. /*
  232. * Various low-level settings
  233. */
  234. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  235. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  236. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  237. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  238. #define CONFIG_SYS_BOOTCS_CFG 0x00085d00
  239. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  240. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  241. #define CONFIG_SYS_CS1_START 0xfd000000
  242. #define CONFIG_SYS_CS1_SIZE 0x00010000
  243. #define CONFIG_SYS_CS1_CFG 0x10101410
  244. #define CONFIG_SYS_CS_BURST 0x00000000
  245. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  246. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  247. /*-----------------------------------------------------------------------
  248. * USB stuff
  249. *-----------------------------------------------------------------------
  250. */
  251. #define CONFIG_USB_CLOCK 0x0001BBBB
  252. #define CONFIG_USB_CONFIG 0x00001000
  253. /*-----------------------------------------------------------------------
  254. * IDE/ATA stuff Supports IDE harddisk
  255. *-----------------------------------------------------------------------
  256. */
  257. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  258. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  259. #undef CONFIG_IDE_LED /* LED for ide not supported */
  260. #define CONFIG_IDE_RESET /* reset for ide supported */
  261. #define CONFIG_IDE_PREINIT
  262. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  263. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  264. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  265. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  266. /* Offset for data I/O */
  267. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  268. /* Offset for normal register accesses */
  269. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  270. /* Offset for alternate registers */
  271. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  272. /* Interval between registers */
  273. #define CONFIG_SYS_ATA_STRIDE 4
  274. #endif /* __CONFIG_H */