lwmon.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* External logbuffer support */
  29. #define CONFIG_LOGBUFFER
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MPC823 1 /* This is a MPC823E CPU */
  35. #define CONFIG_LWMON 1 /* ...on a LWMON board */
  36. #define CONFIG_SYS_TEXT_BASE 0x40000000
  37. /* Default Ethernet MAC address */
  38. #define CONFIG_ETHADDR 00:11:B0:00:00:00
  39. /* The default Ethernet MAC address can be overwritten just once */
  40. #ifdef CONFIG_ETHADDR
  41. #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
  42. #endif
  43. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f() */
  44. #define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init() */
  45. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r() */
  46. #define CONFIG_LCD 1 /* use LCD controller ... */
  47. #define CONFIG_HLD1045 1 /* ... with a HLD1045 display */
  48. #define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
  49. #define CONFIG_LCD_INFO 1 /* ... and some board info */
  50. #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
  51. #define CONFIG_SERIAL_MULTI 1
  52. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  53. #define CONFIG_8xx_CONS_SCC2 1 /* Console is on SCC2 */
  54. #define CONFIG_BAUDRATE 115200 /* with watchdog >= 38400 needed */
  55. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  56. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  57. /* pre-boot commands */
  58. #define CONFIG_PREBOOT "setenv bootdelay 15"
  59. #undef CONFIG_BOOTARGS
  60. /* POST support */
  61. #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
  62. CONFIG_SYS_POST_WATCHDOG | \
  63. CONFIG_SYS_POST_RTC | \
  64. CONFIG_SYS_POST_MEMORY | \
  65. CONFIG_SYS_POST_CPU | \
  66. CONFIG_SYS_POST_UART | \
  67. CONFIG_SYS_POST_ETHER | \
  68. CONFIG_SYS_POST_I2C | \
  69. CONFIG_SYS_POST_SPI | \
  70. CONFIG_SYS_POST_USB | \
  71. CONFIG_SYS_POST_SPR | \
  72. CONFIG_SYS_POST_SYSMON)
  73. /*
  74. * Keyboard commands:
  75. * # = 0x28 = ENTER : enable bootmessages on LCD
  76. * 2 = 0x3A+0x3C = F1 + F3 : enable update mode
  77. * 3 = 0x3C+0x3F = F3 + F6 : enable test mode
  78. */
  79. #define CONFIG_BOOTCOMMAND "source 40040000;saveenv"
  80. /* "gatewayip=10.8.211.250\0" \ */
  81. #define CONFIG_EXTRA_ENV_SETTINGS \
  82. "kernel_addr=40080000\0" \
  83. "ramdisk_addr=40280000\0" \
  84. "netmask=255.255.192.0\0" \
  85. "serverip=10.8.2.101\0" \
  86. "ipaddr=10.8.57.0\0" \
  87. "magic_keys=#23\0" \
  88. "key_magic#=28\0" \
  89. "key_cmd#=setenv addfb setenv 'bootargs $bootargs console=tty0'\0" \
  90. "key_magic2=3A+3C\0" \
  91. "key_cmd2=echo *** Entering Update Mode ***;" \
  92. "if fatload ide 0:3 10000 update.scr;" \
  93. "then source 10000;" \
  94. "else echo *** UPDATE FAILED ***;" \
  95. "fi\0" \
  96. "key_magic3=3C+3F\0" \
  97. "key_cmd3=echo *** Entering Test Mode ***;" \
  98. "setenv add_misc 'setenv bootargs $bootargs testmode'\0" \
  99. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath\0" \
  100. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  101. "addfb=setenv bootargs $bootargs console=ttyS1,$baudrate\0" \
  102. "addip=setenv bootargs $bootargs " \
  103. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off " \
  104. "panic=1\0" \
  105. "add_wdt=setenv bootargs $bootargs $wdt_args\0" \
  106. "add_misc=setenv bootargs $bootargs runmode\0" \
  107. "flash_nfs=run nfsargs addip add_wdt addfb add_misc;" \
  108. "bootm $kernel_addr\0" \
  109. "flash_self=run ramargs addip add_wdt addfb add_misc;" \
  110. "bootm $kernel_addr $ramdisk_addr\0" \
  111. "net_nfs=tftp 100000 /tftpboot/uImage.lwmon;" \
  112. "run nfsargs addip add_wdt addfb;bootm\0" \
  113. "rootpath=/opt/eldk/ppc_8xx\0" \
  114. "load=tftp 100000 /tftpboot/u-boot.bin\0" \
  115. "update=protect off 1:0;era 1:0;cp.b 100000 40000000 $filesize\0" \
  116. "wdt_args=wdt_8xx=off\0" \
  117. "verify=no"
  118. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  119. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  120. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  121. #define CONFIG_SYS_WATCHDOG_FREQ (CONFIG_SYS_HZ / 20)
  122. #undef CONFIG_STATUS_LED /* Status LED disabled */
  123. /* enable I2C and select the hardware/software driver */
  124. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  125. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  126. #define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  127. #define CONFIG_SYS_I2C_SLAVE 0xFE
  128. #ifdef CONFIG_SOFT_I2C
  129. /*
  130. * Software (bit-bang) I2C driver configuration
  131. */
  132. #define PB_SCL 0x00000020 /* PB 26 */
  133. #define PB_SDA 0x00000010 /* PB 27 */
  134. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  135. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  136. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  137. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  138. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  139. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  140. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  141. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  142. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  143. #endif /* CONFIG_SOFT_I2C */
  144. #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
  145. /*
  146. * Command line configuration.
  147. */
  148. #include <config_cmd_default.h>
  149. #define CONFIG_CMD_ASKENV
  150. #define CONFIG_CMD_BMP
  151. #define CONFIG_CMD_BSP
  152. #define CONFIG_CMD_DATE
  153. #define CONFIG_CMD_DHCP
  154. #define CONFIG_CMD_EEPROM
  155. #define CONFIG_CMD_FAT
  156. #define CONFIG_CMD_I2C
  157. #define CONFIG_CMD_IDE
  158. #define CONFIG_CMD_NFS
  159. #define CONFIG_CMD_SNTP
  160. #ifdef CONFIG_POST
  161. #define CONFIG_CMD_DIAG
  162. #endif
  163. #define CONFIG_MAC_PARTITION
  164. #define CONFIG_DOS_PARTITION
  165. /*
  166. * BOOTP options
  167. */
  168. #define CONFIG_BOOTP_SUBNETMASK
  169. #define CONFIG_BOOTP_GATEWAY
  170. #define CONFIG_BOOTP_HOSTNAME
  171. #define CONFIG_BOOTP_BOOTPATH
  172. #define CONFIG_BOOTP_BOOTFILESIZE
  173. /*
  174. * Miscellaneous configurable options
  175. */
  176. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  177. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  178. #define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
  179. #ifdef CONFIG_SYS_HUSH_PARSER
  180. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  181. #endif
  182. #if defined(CONFIG_CMD_KGDB)
  183. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  184. #else
  185. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  186. #endif
  187. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  188. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  189. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  190. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  191. #define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  192. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  193. #define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  194. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  195. /*
  196. * When the watchdog is enabled, output must be fast enough in Linux.
  197. */
  198. #ifdef CONFIG_WATCHDOG
  199. #define CONFIG_SYS_BAUDRATE_TABLE { 38400, 57600, 115200 }
  200. #else
  201. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  202. #endif
  203. /*----------------------------------------------------------------------*/
  204. #define CONFIG_MODEM_SUPPORT 1 /* enable modem initialization stuff */
  205. #undef CONFIG_MODEM_SUPPORT_DEBUG
  206. #define CONFIG_MODEM_KEY_MAGIC "3C+3D" /* press F3 + F4 keys to enable modem */
  207. #define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
  208. #if 0
  209. #define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
  210. #define CONFIG_AUTOBOOT_PROMPT \
  211. "\nEnter password - autoboot in %d sec...\n", bootdelay
  212. #define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
  213. #endif
  214. /*----------------------------------------------------------------------*/
  215. /*
  216. * Low Level Configuration Settings
  217. * (address mappings, register initial values, etc.)
  218. * You should know what you are doing if you make changes here.
  219. */
  220. /*-----------------------------------------------------------------------
  221. * Internal Memory Mapped Register
  222. */
  223. #define CONFIG_SYS_IMMR 0xFFF00000
  224. /*-----------------------------------------------------------------------
  225. * Definitions for initial stack pointer and data area (in DPRAM)
  226. */
  227. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  228. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  229. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  230. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  231. /*-----------------------------------------------------------------------
  232. * Start addresses for the final memory configuration
  233. * (Set up by the startup code)
  234. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  235. */
  236. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  237. #define CONFIG_SYS_FLASH_BASE 0x40000000
  238. #if defined(DEBUG) || defined(CONFIG_CMD_IDE)
  239. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  240. #else
  241. #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  242. #endif
  243. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  244. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  245. /*
  246. * For booting Linux, the board info and command line data
  247. * have to be in the first 8 MB of memory, since this is
  248. * the maximum mapped by the Linux kernel during initialization.
  249. */
  250. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  251. /*-----------------------------------------------------------------------
  252. * FLASH organization
  253. */
  254. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  255. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  256. #define CONFIG_SYS_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
  257. #define CONFIG_SYS_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
  258. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  259. #define CONFIG_SYS_FLASH_BUFFER_WRITE_TOUT 2048 /* Timeout for Flash Buffer Write (in ms) */
  260. /* Buffer size.
  261. We have two flash devices connected in parallel.
  262. Each device incorporates a Write Buffer of 32 bytes.
  263. */
  264. #define CONFIG_SYS_FLASH_BUFFER_SIZE (2*32)
  265. /* Put environment in flash which is much faster to boot than using the EEPROM */
  266. #define CONFIG_ENV_IS_IN_FLASH 1
  267. #define CONFIG_ENV_ADDR 0x40040000 /* Address of Environment Sector */
  268. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment */
  269. #define CONFIG_ENV_SECT_SIZE 0x40000 /* we have BIG sectors only :-( */
  270. /*-----------------------------------------------------------------------
  271. * I2C/EEPROM Configuration
  272. */
  273. #define CONFIG_SYS_I2C_AUDIO_ADDR 0x28 /* Audio volume control */
  274. #define CONFIG_SYS_I2C_SYSMON_ADDR 0x2E /* LM87 System Monitor */
  275. #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
  276. #define CONFIG_SYS_I2C_POWER_A_ADDR 0x52 /* PCMCIA/USB power switch, channel A */
  277. #define CONFIG_SYS_I2C_POWER_B_ADDR 0x53 /* PCMCIA/USB power switch, channel B */
  278. #define CONFIG_SYS_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
  279. #define CONFIG_SYS_I2C_PICIO_ADDR 0x57 /* PIC IO Expander */
  280. #undef CONFIG_USE_FRAM /* Use FRAM instead of EEPROM */
  281. #ifdef CONFIG_USE_FRAM /* use FRAM */
  282. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x55 /* FRAM FM24CL64 */
  283. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  284. #else /* use EEPROM */
  285. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* EEPROM AT24C164 */
  286. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  287. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
  288. #endif /* CONFIG_USE_FRAM */
  289. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  290. /* List of I2C addresses to be verified by POST */
  291. #ifdef CONFIG_USE_FRAM
  292. #define CONFIG_SYS_POST_I2C_ADDRS {/* CONFIG_SYS_I2C_AUDIO_ADDR, */ \
  293. CONFIG_SYS_I2C_SYSMON_ADDR, \
  294. CONFIG_SYS_I2C_RTC_ADDR, \
  295. CONFIG_SYS_I2C_POWER_A_ADDR, \
  296. CONFIG_SYS_I2C_POWER_B_ADDR, \
  297. CONFIG_SYS_I2C_KEYBD_ADDR, \
  298. CONFIG_SYS_I2C_PICIO_ADDR, \
  299. CONFIG_SYS_I2C_EEPROM_ADDR, \
  300. }
  301. #else /* Use EEPROM - which show up on 8 consequtive addresses */
  302. #define CONFIG_SYS_POST_I2C_ADDRS {/* CONFIG_SYS_I2C_AUDIO_ADDR, */ \
  303. CONFIG_SYS_I2C_SYSMON_ADDR, \
  304. CONFIG_SYS_I2C_RTC_ADDR, \
  305. CONFIG_SYS_I2C_POWER_A_ADDR, \
  306. CONFIG_SYS_I2C_POWER_B_ADDR, \
  307. CONFIG_SYS_I2C_KEYBD_ADDR, \
  308. CONFIG_SYS_I2C_PICIO_ADDR, \
  309. CONFIG_SYS_I2C_EEPROM_ADDR+0, \
  310. CONFIG_SYS_I2C_EEPROM_ADDR+1, \
  311. CONFIG_SYS_I2C_EEPROM_ADDR+2, \
  312. CONFIG_SYS_I2C_EEPROM_ADDR+3, \
  313. CONFIG_SYS_I2C_EEPROM_ADDR+4, \
  314. CONFIG_SYS_I2C_EEPROM_ADDR+5, \
  315. CONFIG_SYS_I2C_EEPROM_ADDR+6, \
  316. CONFIG_SYS_I2C_EEPROM_ADDR+7, \
  317. }
  318. #endif /* CONFIG_USE_FRAM */
  319. /*-----------------------------------------------------------------------
  320. * Cache Configuration
  321. */
  322. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  323. #if defined(CONFIG_CMD_KGDB)
  324. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  325. #endif
  326. /*-----------------------------------------------------------------------
  327. * SYPCR - System Protection Control 11-9
  328. * SYPCR can only be written once after reset!
  329. *-----------------------------------------------------------------------
  330. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  331. */
  332. #if 0 && defined(CONFIG_WATCHDOG) /* LWMON uses external MAX706TESA WD */
  333. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  334. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  335. #else
  336. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  337. #endif
  338. /*-----------------------------------------------------------------------
  339. * SIUMCR - SIU Module Configuration 11-6
  340. *-----------------------------------------------------------------------
  341. * PCMCIA config., multi-function pin tri-state
  342. */
  343. /* EARB, DBGC and DBPC are initialised by the HCW */
  344. /* => 0x000000C0 */
  345. #define CONFIG_SYS_SIUMCR (SIUMCR_GB5E)
  346. /*#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) */
  347. /*-----------------------------------------------------------------------
  348. * TBSCR - Time Base Status and Control 11-26
  349. *-----------------------------------------------------------------------
  350. * Clear Reference Interrupt Status, Timebase freezing enabled
  351. */
  352. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  353. /*-----------------------------------------------------------------------
  354. * PISCR - Periodic Interrupt Status and Control 11-31
  355. *-----------------------------------------------------------------------
  356. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  357. */
  358. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  359. /*-----------------------------------------------------------------------
  360. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  361. *-----------------------------------------------------------------------
  362. * Reset PLL lock status sticky bit, timer expired status bit and timer
  363. * interrupt status bit, set PLL multiplication factor !
  364. */
  365. /* 0x00405000 */
  366. #define CONFIG_SYS_PLPRCR_MF 4 /* (4+1) * 13.2 = 66 MHz Clock */
  367. #define CONFIG_SYS_PLPRCR \
  368. ( (CONFIG_SYS_PLPRCR_MF << PLPRCR_MF_SHIFT) | \
  369. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
  370. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  371. PLPRCR_CSR /*| PLPRCR_LOLRE|PLPRCR_FIOPD*/ \
  372. )
  373. #define CONFIG_8xx_GCLK_FREQ ((CONFIG_SYS_PLPRCR_MF+1)*13200000)
  374. /*-----------------------------------------------------------------------
  375. * SCCR - System Clock and reset Control Register 15-27
  376. *-----------------------------------------------------------------------
  377. * Set clock output, timebase and RTC source and divider,
  378. * power management and some other internal clocks
  379. */
  380. #define SCCR_MASK SCCR_EBDF11
  381. /* 0x01800000 */
  382. #define CONFIG_SYS_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
  383. SCCR_RTDIV | SCCR_RTSEL | \
  384. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  385. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  386. SCCR_DFBRG00 | SCCR_DFNL000 | \
  387. SCCR_DFNH000 | SCCR_DFLCD100 | \
  388. SCCR_DFALCD01)
  389. /*-----------------------------------------------------------------------
  390. * RTCSC - Real-Time Clock Status and Control Register 11-27
  391. *-----------------------------------------------------------------------
  392. */
  393. /* 0x00C3 => 0x0003 */
  394. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  395. /*-----------------------------------------------------------------------
  396. * RCCR - RISC Controller Configuration Register 19-4
  397. *-----------------------------------------------------------------------
  398. */
  399. #define CONFIG_SYS_RCCR 0x0000
  400. /*-----------------------------------------------------------------------
  401. * RMDS - RISC Microcode Development Support Control Register
  402. *-----------------------------------------------------------------------
  403. */
  404. #define CONFIG_SYS_RMDS 0
  405. /*-----------------------------------------------------------------------
  406. *
  407. * Interrupt Levels
  408. *-----------------------------------------------------------------------
  409. */
  410. #define CONFIG_SYS_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  411. /*-----------------------------------------------------------------------
  412. * PCMCIA stuff
  413. *-----------------------------------------------------------------------
  414. *
  415. */
  416. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0x50000000)
  417. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  418. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0x54000000)
  419. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  420. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0x58000000)
  421. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  422. #define CONFIG_SYS_PCMCIA_IO_ADDR (0x5C000000)
  423. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  424. /*-----------------------------------------------------------------------
  425. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  426. *-----------------------------------------------------------------------
  427. */
  428. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  429. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  430. #undef CONFIG_IDE_LED /* LED for ide not supported */
  431. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  432. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  433. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  434. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  435. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  436. /* Offset for data I/O */
  437. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  438. /* Offset for normal register accesses */
  439. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  440. /* Offset for alternate registers */
  441. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  442. #define CONFIG_SUPPORT_VFAT /* enable VFAT support */
  443. /*-----------------------------------------------------------------------
  444. *
  445. *-----------------------------------------------------------------------
  446. *
  447. */
  448. #define CONFIG_SYS_DER 0
  449. /*
  450. * Init Memory Controller:
  451. *
  452. * BR0/1 and OR0/1 (FLASH) - second Flash bank optional
  453. */
  454. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  455. #define FLASH_BASE1_PRELIM 0x41000000 /* FLASH bank #1 */
  456. /* used to re-map FLASH:
  457. * restrict access enough to keep SRAM working (if any)
  458. * but not too much to meddle with FLASH accesses
  459. */
  460. #define CONFIG_SYS_REMAP_OR_AM 0xFF000000 /* OR addr mask */
  461. #define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
  462. /* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 8, EHTR = 0 */
  463. #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_8_CLK)
  464. #define CONFIG_SYS_OR0_REMAP ( CONFIG_SYS_REMAP_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  465. CONFIG_SYS_OR_TIMING_FLASH)
  466. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | OR_ACS_DIV1 | OR_BI | \
  467. CONFIG_SYS_OR_TIMING_FLASH)
  468. /* 16 bit, bank valid */
  469. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
  470. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  471. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  472. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
  473. /*
  474. * BR3/OR3: SDRAM
  475. *
  476. * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  477. */
  478. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  479. #define SDRAM_PRELIM_OR_AM 0xF0000000 /* map 256 MB (>SDRAM_MAX_SIZE!) */
  480. #define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
  481. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB SDRAM */
  482. #define CONFIG_SYS_OR3_PRELIM (SDRAM_PRELIM_OR_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING )
  483. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  484. /*
  485. * BR5/OR5: Touch Panel
  486. *
  487. * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
  488. */
  489. #define TOUCHPNL_BASE 0x20000000
  490. #define TOUCHPNL_OR_AM 0xFFFF8000
  491. #define TOUCHPNL_TIMING OR_SCY_0_CLK
  492. #define CONFIG_SYS_OR5_PRELIM (TOUCHPNL_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  493. TOUCHPNL_TIMING )
  494. #define CONFIG_SYS_BR5_PRELIM ((TOUCHPNL_BASE & BR_BA_MSK) | BR_PS_32 | BR_V )
  495. #define CONFIG_SYS_MEMORY_75
  496. #undef CONFIG_SYS_MEMORY_7E
  497. #undef CONFIG_SYS_MEMORY_8E
  498. /*
  499. * Memory Periodic Timer Prescaler
  500. */
  501. /* periodic timer for refresh */
  502. #define CONFIG_SYS_MPTPR 0x200
  503. /*
  504. * MAMR settings for SDRAM
  505. */
  506. #define CONFIG_SYS_MAMR_8COL 0x80802114
  507. #define CONFIG_SYS_MAMR_9COL 0x80904114
  508. /*
  509. * MAR setting for SDRAM
  510. */
  511. #define CONFIG_SYS_MAR 0x00000088
  512. #endif /* __CONFIG_H */