inka4x0.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * (C) Copyright 2009
  3. * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
  4. *
  5. * (C) Copyright 2003-2005
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_INKA4X0 1 /* INKA4x0 board */
  35. /*
  36. * Valid values for CONFIG_SYS_TEXT_BASE are:
  37. * 0xFFE00000 boot low
  38. * 0x00100000 boot from RAM (for testing only)
  39. */
  40. #ifndef CONFIG_SYS_TEXT_BASE
  41. #define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
  42. #endif
  43. #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc5xxx/u-boot-customlayout.lds"
  44. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  45. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  46. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  47. /*
  48. * Serial console configuration
  49. */
  50. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  51. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  52. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  53. /*
  54. * PCI Mapping:
  55. * 0x40000000 - 0x4fffffff - PCI Memory
  56. * 0x50000000 - 0x50ffffff - PCI IO Space
  57. */
  58. #define CONFIG_PCI 1
  59. #define CONFIG_PCI_PNP 1
  60. #define CONFIG_PCI_SCAN_SHOW 1
  61. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  62. #define CONFIG_PCI_MEM_BUS 0x40000000
  63. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  64. #define CONFIG_PCI_MEM_SIZE 0x10000000
  65. #define CONFIG_PCI_IO_BUS 0x50000000
  66. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  67. #define CONFIG_PCI_IO_SIZE 0x01000000
  68. #define CONFIG_SYS_XLB_PIPELINING 1
  69. /* Partitions */
  70. #define CONFIG_MAC_PARTITION
  71. #define CONFIG_DOS_PARTITION
  72. #define CONFIG_ISO_PARTITION
  73. /*
  74. * BOOTP options
  75. */
  76. #define CONFIG_BOOTP_BOOTFILESIZE
  77. #define CONFIG_BOOTP_BOOTPATH
  78. #define CONFIG_BOOTP_GATEWAY
  79. #define CONFIG_BOOTP_HOSTNAME
  80. /*
  81. * Command line configuration.
  82. */
  83. #include <config_cmd_default.h>
  84. #define CONFIG_CMD_DATE
  85. #define CONFIG_CMD_DHCP
  86. #define CONFIG_CMD_EXT2
  87. #define CONFIG_CMD_FAT
  88. #define CONFIG_CMD_IDE
  89. #define CONFIG_CMD_NFS
  90. #define CONFIG_CMD_PCI
  91. #define CONFIG_CMD_PING
  92. #define CONFIG_CMD_SNTP
  93. #define CONFIG_CMD_USB
  94. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  95. #if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
  96. # define CONFIG_SYS_LOWBOOT 1
  97. #endif
  98. /*
  99. * Autobooting
  100. */
  101. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  102. #define CONFIG_PREBOOT "echo;" \
  103. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  104. "echo"
  105. #undef CONFIG_BOOTARGS
  106. #define CONFIG_ETHADDR 00:a0:a4:03:00:00
  107. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  108. #define CONFIG_IPADDR 192.168.100.2
  109. #define CONFIG_SERVERIP 192.168.100.1
  110. #define CONFIG_NETMASK 255.255.255.0
  111. #define HOSTNAME inka4x0
  112. #define CONFIG_BOOTFILE "/tftpboot/inka4x0/uImage"
  113. #define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
  114. #define CONFIG_EXTRA_ENV_SETTINGS \
  115. "netdev=eth0\0" \
  116. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  117. "nfsroot=${serverip}:${rootpath}\0" \
  118. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  119. "addip=setenv bootargs ${bootargs} " \
  120. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  121. ":${hostname}:${netdev}:off panic=1\0" \
  122. "addcons=setenv bootargs ${bootargs} " \
  123. "console=ttyS0,${baudrate}\0" \
  124. "flash_nfs=run nfsargs addip addcons;" \
  125. "bootm ${kernel_addr}\0" \
  126. "net_nfs=tftp 200000 ${bootfile};" \
  127. "run nfsargs addip addcons;bootm\0" \
  128. "enable_disp=mw.l 100000 04000000 1;" \
  129. "cp.l 100000 f0000b20 1;" \
  130. "cp.l 100000 f0000b28 1\0" \
  131. "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
  132. "ide_boot=ext2load ide 0:1 200000 uImage;" \
  133. "run ideargs addip addcons enable_disp;bootm\0" \
  134. "brightness=255\0" \
  135. ""
  136. #define CONFIG_BOOTCOMMAND "run ide_boot"
  137. /*
  138. * IPB Bus clocking configuration.
  139. */
  140. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  141. /*
  142. * Flash configuration
  143. */
  144. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  145. #define CONFIG_FLASH_CFI_DRIVER 1
  146. #define CONFIG_SYS_FLASH_BASE 0xffe00000
  147. #define CONFIG_SYS_FLASH_SIZE 0x00200000
  148. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  149. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  150. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  151. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  152. /*
  153. * Environment settings
  154. */
  155. #define CONFIG_ENV_IS_IN_FLASH 1
  156. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
  157. #define CONFIG_ENV_SIZE 0x2000
  158. #define CONFIG_ENV_SECT_SIZE 0x2000
  159. #define CONFIG_ENV_OVERWRITE 1
  160. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  161. /*
  162. * Memory map
  163. */
  164. #define CONFIG_SYS_MBAR 0xF0000000
  165. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  166. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  167. /*
  168. * SDRAM controller configuration
  169. */
  170. #undef CONFIG_SDR_MT48LC16M16A2
  171. #undef CONFIG_DDR_MT46V16M16
  172. #undef CONFIG_DDR_MT46V32M16
  173. #undef CONFIG_DDR_HYB25D512160BF
  174. #define CONFIG_DDR_K4H511638C
  175. /* Use ON-Chip SRAM until RAM will be available */
  176. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  177. /* preserve space for the post_word at end of on-chip SRAM */
  178. #define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
  179. #ifdef CONFIG_POST
  180. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
  181. #else
  182. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  183. #endif
  184. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  185. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  186. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  187. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  188. # define CONFIG_SYS_RAMBOOT 1
  189. #endif
  190. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  191. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  192. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  193. /*
  194. * Ethernet configuration
  195. */
  196. #define CONFIG_MPC5xxx_FEC 1
  197. #define CONFIG_MPC5xxx_FEC_MII100
  198. /*
  199. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  200. */
  201. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  202. #define CONFIG_PHY_ADDR 0x00
  203. #define CONFIG_MII
  204. /*
  205. * GPIO configuration
  206. *
  207. * use CS1 as gpio_wkup_6 output
  208. * Bit 0 (mask: 0x80000000): 0
  209. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  210. * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
  211. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
  212. * EEPROM
  213. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  214. * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
  215. * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
  216. * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
  217. */
  218. #define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
  219. /*
  220. * RTC configuration
  221. */
  222. #define CONFIG_RTC_RTC4543 1 /* use external RTC */
  223. /*
  224. * Software (bit-bang) three wire serial configuration
  225. *
  226. * Note that we need the ifdefs because otherwise compilation of
  227. * mkimage.c fails.
  228. */
  229. #define CONFIG_SOFT_TWS 1
  230. #ifdef TWS_IMPLEMENTATION
  231. #include <mpc5xxx.h>
  232. #include <asm/io.h>
  233. #define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
  234. #define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
  235. #define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
  236. #define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
  237. static inline void tws_ce(unsigned bit)
  238. {
  239. struct mpc5xxx_wu_gpio *wu_gpio =
  240. (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
  241. if (bit)
  242. setbits_8(&wu_gpio->dvo, TWS_CE);
  243. else
  244. clrbits_8(&wu_gpio->dvo, TWS_CE);
  245. }
  246. static inline void tws_wr(unsigned bit)
  247. {
  248. struct mpc5xxx_wu_gpio *wu_gpio =
  249. (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
  250. if (bit)
  251. setbits_8(&wu_gpio->dvo, TWS_WR);
  252. else
  253. clrbits_8(&wu_gpio->dvo, TWS_WR);
  254. }
  255. static inline void tws_clk(unsigned bit)
  256. {
  257. struct mpc5xxx_gpio *gpio =
  258. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  259. if (bit)
  260. setbits_8(&gpio->sint_dvo, TWS_CLK);
  261. else
  262. clrbits_8(&gpio->sint_dvo, TWS_CLK);
  263. }
  264. static inline void tws_data(unsigned bit)
  265. {
  266. struct mpc5xxx_gpio *gpio =
  267. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  268. if (bit)
  269. setbits_8(&gpio->sint_dvo, TWS_DATA);
  270. else
  271. clrbits_8(&gpio->sint_dvo, TWS_DATA);
  272. }
  273. static inline unsigned tws_data_read(void)
  274. {
  275. struct mpc5xxx_gpio *gpio =
  276. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  277. return !!(in_8(&gpio->sint_ival) & TWS_DATA);
  278. }
  279. static inline void tws_data_config_output(unsigned output)
  280. {
  281. struct mpc5xxx_gpio *gpio =
  282. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  283. if (output)
  284. setbits_8(&gpio->sint_ddr, TWS_DATA);
  285. else
  286. clrbits_8(&gpio->sint_ddr, TWS_DATA);
  287. }
  288. #endif /* TWS_IMPLEMENTATION */
  289. /*
  290. * Miscellaneous configurable options
  291. */
  292. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  293. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  294. #if defined(CONFIG_CMD_KGDB)
  295. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  296. #else
  297. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  298. #endif
  299. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  300. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  301. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  302. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  303. #if defined(CONFIG_CMD_KGDB)
  304. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  305. #endif
  306. /* Enable an alternate, more extensive memory test */
  307. #define CONFIG_SYS_ALT_MEMTEST
  308. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  309. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  310. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  311. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  312. /*
  313. * Enable loopw command.
  314. */
  315. #define CONFIG_LOOPW
  316. /*
  317. * Various low-level settings
  318. */
  319. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  320. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  321. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  322. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  323. #define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
  324. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  325. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  326. /* 32Mbit SRAM @0x30000000 */
  327. #define CONFIG_SYS_CS1_START 0x30000000
  328. #define CONFIG_SYS_CS1_SIZE 0x00400000
  329. #define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
  330. /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
  331. #define CONFIG_SYS_CS2_START 0x80000000
  332. #define CONFIG_SYS_CS2_SIZE 0x0001000
  333. #define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
  334. /* GPIO in @0x30400000 */
  335. #define CONFIG_SYS_CS3_START 0x30400000
  336. #define CONFIG_SYS_CS3_SIZE 0x00100000
  337. #define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
  338. #define CONFIG_SYS_CS_BURST 0x00000000
  339. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  340. /*-----------------------------------------------------------------------
  341. * USB stuff
  342. *-----------------------------------------------------------------------
  343. */
  344. #define CONFIG_USB_OHCI
  345. #define CONFIG_USB_CLOCK 0x00015555
  346. #define CONFIG_USB_CONFIG 0x00001000
  347. #define CONFIG_USB_STORAGE
  348. /*-----------------------------------------------------------------------
  349. * IDE/ATA stuff Supports IDE harddisk
  350. *-----------------------------------------------------------------------
  351. */
  352. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  353. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  354. #undef CONFIG_IDE_LED /* LED for ide not supported */
  355. #define CONFIG_IDE_PREINIT
  356. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  357. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  358. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  359. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  360. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
  361. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
  362. #define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
  363. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  364. #define CONFIG_ATAPI 1
  365. #define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
  366. #endif /* __CONFIG_H */