imx31_litekit.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Kshitij Gupta <kshitij@ti.com>
  6. *
  7. * Configuration settings for the LogicPD i.MX31 Litekit board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #include <asm/arch/imx-regs.h>
  30. /* High Level Configuration Options */
  31. #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
  32. #define CONFIG_MX31 1 /* in a mx31 */
  33. #define CONFIG_MX31_HCLK_FREQ 26000000
  34. #define CONFIG_MX31_CLK32 32000
  35. #define CONFIG_DISPLAY_CPUINFO
  36. #define CONFIG_DISPLAY_BOARDINFO
  37. #define CONFIG_SYS_TEXT_BASE 0xa0000000
  38. #define CONFIG_MACH_TYPE MACH_TYPE_MX31LITE
  39. /* Temporarily disabled */
  40. #if 0
  41. #define CONFIG_OF_LIBFDT 1
  42. #define CONFIG_FIT 1
  43. #define CONFIG_FIT_VERBOSE 1
  44. #endif
  45. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  46. #define CONFIG_SETUP_MEMORY_TAGS 1
  47. #define CONFIG_INITRD_TAG 1
  48. /*
  49. * Size of malloc() pool
  50. */
  51. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
  52. /*
  53. * Hardware drivers
  54. */
  55. #define CONFIG_MXC_UART 1
  56. #define CONFIG_SYS_MX31_UART1 1
  57. #define CONFIG_MXC_GPIO
  58. #define CONFIG_HARD_SPI 1
  59. #define CONFIG_MXC_SPI 1
  60. #define CONFIG_DEFAULT_SPI_BUS 1
  61. #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  62. /* PMIC Controller */
  63. #define CONFIG_PMIC
  64. #define CONFIG_PMIC_SPI
  65. #define CONFIG_PMIC_FSL
  66. #define CONFIG_FSL_PMIC_BUS 1
  67. #define CONFIG_FSL_PMIC_CS 0
  68. #define CONFIG_FSL_PMIC_CLK 1000000
  69. #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  70. #define CONFIG_FSL_PMIC_BITLEN 32
  71. #define CONFIG_RTC_MC13783
  72. /* allow to overwrite serial and ethaddr */
  73. #define CONFIG_ENV_OVERWRITE
  74. #define CONFIG_CONS_INDEX 1
  75. #define CONFIG_BAUDRATE 115200
  76. #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  77. /***********************************************************
  78. * Command definition
  79. ***********************************************************/
  80. #include <config_cmd_default.h>
  81. #define CONFIG_CMD_MII
  82. #define CONFIG_CMD_PING
  83. #define CONFIG_CMD_SPI
  84. #define CONFIG_CMD_DATE
  85. #define CONFIG_CMD_NAND
  86. #define CONFIG_BOOTDELAY 3
  87. #define CONFIG_NETMASK 255.255.255.0
  88. #define CONFIG_IPADDR 192.168.23.168
  89. #define CONFIG_SERVERIP 192.168.23.2
  90. #define CONFIG_EXTRA_ENV_SETTINGS \
  91. "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \
  92. "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
  93. "bootcmd=run bootcmd_net\0" \
  94. "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; tftpboot 0x80000000 uImage-mx31; bootm\0" \
  95. "prg_uboot=tftpboot 0x80000000 u-boot-imx31_litekit.bin; protect off all; erase 0xa00d0000 0xa01effff; cp.b 0x80000000 0xa00d0000 $(filesize)\0"
  96. #define CONFIG_SMC911X 1
  97. #define CONFIG_SMC911X_BASE (CS4_BASE + 0x00020000)
  98. #define CONFIG_SMC911X_32_BIT 1
  99. /*
  100. * Miscellaneous configurable options
  101. */
  102. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  103. #define CONFIG_SYS_PROMPT "uboot> "
  104. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  105. /* Print Buffer Size */
  106. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  107. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  108. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  109. #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
  110. #define CONFIG_SYS_MEMTEST_END 0x10000
  111. #define CONFIG_SYS_LOAD_ADDR 0 /* default load address */
  112. #define CONFIG_SYS_HZ 1000
  113. #define CONFIG_CMDLINE_EDITING 1
  114. /*-----------------------------------------------------------------------
  115. * Stack sizes
  116. *
  117. * The stack sizes are set up in start.S using the settings below
  118. */
  119. #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
  120. /*-----------------------------------------------------------------------
  121. * Physical Memory Map
  122. */
  123. #define CONFIG_NR_DRAM_BANKS 1
  124. #define PHYS_SDRAM_1 CSD0_BASE
  125. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  126. #define CONFIG_BOARD_EARLY_INIT_F
  127. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  128. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  129. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  130. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  131. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)
  132. /*-----------------------------------------------------------------------
  133. * FLASH and environment organization
  134. */
  135. #define CONFIG_SYS_FLASH_BASE CS0_BASE
  136. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  137. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  138. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
  139. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x001f0000)
  140. #define CONFIG_ENV_IS_IN_FLASH 1
  141. #define CONFIG_ENV_SECT_SIZE (64 * 1024)
  142. #define CONFIG_ENV_SIZE (64 * 1024)
  143. /*-----------------------------------------------------------------------
  144. * CFI FLASH driver setup
  145. */
  146. #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
  147. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
  148. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
  149. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
  150. /* timeout values are in ticks */
  151. #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  152. #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  153. /*
  154. * JFFS2 partitions
  155. */
  156. #undef CONFIG_CMD_MTDPARTS
  157. #define CONFIG_JFFS2_DEV "nor0"
  158. /*
  159. * NAND flash
  160. */
  161. #define CONFIG_NAND_MXC
  162. #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
  163. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  164. #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
  165. #define CONFIG_MXC_NAND_HWECC
  166. #endif /* __CONFIG_H */