hmi1001.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_HMI1001 1 /* HMI1001 board */
  32. #ifndef CONFIG_SYS_TEXT_BASE
  33. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  34. #endif
  35. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  36. #define CONFIG_BOARD_EARLY_INIT_R
  37. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  38. /*
  39. * Serial console configuration
  40. */
  41. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  42. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  43. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  44. /* Partitions */
  45. #define CONFIG_DOS_PARTITION
  46. /*
  47. * BOOTP options
  48. */
  49. #define CONFIG_BOOTP_BOOTFILESIZE
  50. #define CONFIG_BOOTP_BOOTPATH
  51. #define CONFIG_BOOTP_GATEWAY
  52. #define CONFIG_BOOTP_HOSTNAME
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #define CONFIG_CMD_DATE
  58. #define CONFIG_CMD_DISPLAY
  59. #define CONFIG_CMD_DHCP
  60. #define CONFIG_CMD_EEPROM
  61. #define CONFIG_CMD_I2C
  62. #define CONFIG_CMD_IDE
  63. #define CONFIG_CMD_NFS
  64. #define CONFIG_CMD_PCI
  65. #define CONFIG_CMD_SNTP
  66. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  67. #if (CONFIG_SYS_TEXT_BASE == 0xFFF00000) /* Boot low */
  68. # define CONFIG_SYS_LOWBOOT 1
  69. #endif
  70. /*
  71. * Autobooting
  72. */
  73. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  74. #define CONFIG_PREBOOT "echo;" \
  75. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  76. "echo"
  77. #undef CONFIG_BOOTARGS
  78. #define CONFIG_EXTRA_ENV_SETTINGS \
  79. "netdev=eth0\0" \
  80. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  81. "nfsroot=${serverip}:${rootpath}\0" \
  82. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  83. "addip=setenv bootargs ${bootargs} " \
  84. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  85. ":${hostname}:${netdev}:off panic=1\0" \
  86. "flash_nfs=run nfsargs addip;" \
  87. "bootm ${kernel_addr}\0" \
  88. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  89. "rootpath=/opt/eldk/ppc_82xx\0" \
  90. ""
  91. #define CONFIG_BOOTCOMMAND "run net_nfs"
  92. #define CONFIG_MISC_INIT_R 1
  93. /*
  94. * IPB Bus clocking configuration.
  95. */
  96. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  97. /*
  98. * I2C configuration
  99. */
  100. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  101. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  102. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  103. #define CONFIG_SYS_I2C_SLAVE 0x7F
  104. /*
  105. * EEPROM configuration
  106. */
  107. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  108. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  109. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  110. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  111. /*
  112. * RTC configuration
  113. */
  114. #define CONFIG_RTC_PCF8563
  115. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  116. /*
  117. * Flash configuration
  118. */
  119. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  120. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
  121. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  122. #define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE+0x40000) /* second sector */
  123. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  124. (= chip selects) */
  125. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  126. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  127. #define CONFIG_FLASH_CFI_DRIVER
  128. #define CONFIG_SYS_FLASH_CFI
  129. #define CONFIG_SYS_FLASH_EMPTY_INFO
  130. #define CONFIG_SYS_FLASH_CFI_AMD_RESET
  131. /*
  132. * Environment settings
  133. */
  134. #define CONFIG_ENV_IS_IN_FLASH 1
  135. #define CONFIG_ENV_SIZE 0x4000
  136. #define CONFIG_ENV_SECT_SIZE 0x20000
  137. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  138. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  139. /*
  140. * Memory map
  141. */
  142. #define CONFIG_SYS_MBAR 0xF0000000
  143. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  144. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  145. #define CONFIG_SYS_DISPLAY_BASE 0x80600000
  146. #define CONFIG_SYS_STATUS1_BASE 0x80600200
  147. #define CONFIG_SYS_STATUS2_BASE 0x80600300
  148. /* Settings for XLB = 132 MHz */
  149. #define SDRAM_DDR 1
  150. #define SDRAM_MODE 0x018D0000
  151. #define SDRAM_EMODE 0x40090000
  152. #define SDRAM_CONTROL 0x714f0f00
  153. #define SDRAM_CONFIG1 0x73722930
  154. #define SDRAM_CONFIG2 0x47770000
  155. #define SDRAM_TAPDELAY 0x10000000
  156. /* Use ON-Chip SRAM until RAM will be available */
  157. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  158. /* preserve space for the post_word at end of on-chip SRAM */
  159. #define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
  160. #ifdef CONFIG_POST
  161. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
  162. #else
  163. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  164. #endif
  165. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  166. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  167. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  168. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  169. # define CONFIG_SYS_RAMBOOT 1
  170. #endif
  171. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  172. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
  173. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  174. /*
  175. * Ethernet configuration
  176. */
  177. #define CONFIG_MPC5xxx_FEC 1
  178. #define CONFIG_MPC5xxx_FEC_MII100
  179. #define CONFIG_PHY_ADDR 0x00
  180. #define CONFIG_MII 1 /* MII PHY management */
  181. /*
  182. * GPIO configuration
  183. */
  184. #define CONFIG_SYS_GPS_PORT_CONFIG 0x01051004
  185. /*
  186. * Miscellaneous configurable options
  187. */
  188. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  189. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  190. #if defined(CONFIG_CMD_KGDB)
  191. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  192. #else
  193. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  194. #endif
  195. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  196. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  197. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  198. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  199. #if defined(CONFIG_CMD_KGDB)
  200. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  201. #endif
  202. /* Enable an alternate, more extensive memory test */
  203. #define CONFIG_SYS_ALT_MEMTEST
  204. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  205. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  206. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  207. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  208. /*
  209. * Enable loopw command.
  210. */
  211. #define CONFIG_LOOPW
  212. /*
  213. * Various low-level settings
  214. */
  215. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  216. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  217. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  218. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  219. #define CONFIG_SYS_BOOTCS_CFG 0x0004FB00
  220. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  221. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  222. /* 8Mbit SRAM @0x80100000 */
  223. #define CONFIG_SYS_CS1_START 0x80100000
  224. #define CONFIG_SYS_CS1_SIZE 0x00100000
  225. #define CONFIG_SYS_CS1_CFG 0x19B00
  226. /* FRAM 32Kbyte @0x80700000 */
  227. #define CONFIG_SYS_CS2_START 0x80700000
  228. #define CONFIG_SYS_CS2_SIZE 0x00008000
  229. #define CONFIG_SYS_CS2_CFG 0x19800
  230. /* Display H1, Status Inputs, EPLD @0x80600000 */
  231. #define CONFIG_SYS_CS3_START 0x80600000
  232. #define CONFIG_SYS_CS3_SIZE 0x00100000
  233. #define CONFIG_SYS_CS3_CFG 0x00019800
  234. #define CONFIG_SYS_CS_BURST 0x00000000
  235. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  236. /*-----------------------------------------------------------------------
  237. * IDE/ATA stuff Supports IDE harddisk
  238. *-----------------------------------------------------------------------
  239. */
  240. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  241. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  242. #undef CONFIG_IDE_LED /* LED for ide not supported */
  243. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  244. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  245. #define CONFIG_IDE_PREINIT 1
  246. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  247. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  248. /* Offset for data I/O */
  249. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  250. /* Offset for normal register accesses */
  251. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  252. /* Offset for alternate registers */
  253. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  254. /* Interval between registers */
  255. #define CONFIG_SYS_ATA_STRIDE 4
  256. #define CONFIG_ATAPI 1
  257. #define CONFIG_VIDEO_SMI_LYNXEM
  258. #define CONFIG_CFB_CONSOLE
  259. #define CONFIG_VGA_AS_SINGLE_DEVICE
  260. #define CONFIG_VIDEO_LOGO
  261. /*
  262. * PCI Mapping:
  263. * 0x40000000 - 0x4fffffff - PCI Memory
  264. * 0x50000000 - 0x50ffffff - PCI IO Space
  265. */
  266. #define CONFIG_PCI 1
  267. #define CONFIG_PCI_PNP 1
  268. #define CONFIG_PCI_SCAN_SHOW 1
  269. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  270. #define CONFIG_PCI_MEM_BUS 0x40000000
  271. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  272. #define CONFIG_PCI_MEM_SIZE 0x10000000
  273. #define CONFIG_PCI_IO_BUS 0x50000000
  274. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  275. #define CONFIG_PCI_IO_SIZE 0x01000000
  276. #define CONFIG_SYS_ISA_IO CONFIG_PCI_IO_BUS
  277. /*---------------------------------------------------------------------*/
  278. /* Display addresses */
  279. /*---------------------------------------------------------------------*/
  280. #define CONFIG_PDSP188x
  281. #define CONFIG_SYS_DISP_CHR_RAM (CONFIG_SYS_DISPLAY_BASE + 0x38)
  282. #define CONFIG_SYS_DISP_CWORD (CONFIG_SYS_DISPLAY_BASE + 0x30)
  283. #endif /* __CONFIG_H */