gdppc440etx.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * (C) Copyright 2008
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * Based on include/configs/yosemite.h
  6. * (C) Copyright 2005-2007
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /*
  28. * gdppc440etx.h - configuration for G&D 440EP/GR ETX-Module
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*
  33. * High Level Configuration Options
  34. */
  35. #define CONFIG_440GR 1 /* Specific PPC440GR support */
  36. #define CONFIG_HOSTNAME gdppc440etx
  37. #define CONFIG_440 1 /* ... PPC440 family */
  38. #define CONFIG_4xx 1 /* ... PPC4xx family */
  39. #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
  40. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  41. /*
  42. * Include common defines/options for all AMCC eval boards
  43. */
  44. #include "amcc-common.h"
  45. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f*/
  46. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  47. /*
  48. * Base addresses -- Note these are effective addresses where the
  49. * actual resources get mapped (not physical addresses)
  50. */
  51. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
  52. #define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory */
  53. #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
  54. #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  55. #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  56. /*Don't change either of these*/
  57. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs */
  58. /*Don't change either of these*/
  59. #define CONFIG_SYS_USB_DEVICE 0x50000000
  60. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  61. /*
  62. * Initial RAM & stack pointer (placed in SDRAM)
  63. */
  64. #define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram*/
  65. #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
  66. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
  67. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
  68. - GENERATED_GBL_DATA_SIZE)
  69. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  70. /*
  71. * Serial Port
  72. */
  73. #define CONFIG_CONS_INDEX 2 /* Use UART1 */
  74. #define CONFIG_SYS_NS16550
  75. #define CONFIG_SYS_NS16550_SERIAL
  76. #define CONFIG_SYS_NS16550_REG_SIZE 1
  77. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  78. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  79. /*
  80. * Environment
  81. * Define here the location of the environment variables (FLASH or EEPROM).
  82. * Note: DENX encourages to use redundant environment in FLASH.
  83. */
  84. #define CONFIG_ENV_IS_IN_FLASH 1 /* FLASH for env. vars*/
  85. /*
  86. * FLASH related
  87. */
  88. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible*/
  89. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  90. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB!*/
  91. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  92. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors/chip */
  93. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout/Flash Erase (in ms)*/
  94. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout/Flash Write (in ms)*/
  95. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1/* use buffered writes (20x faster)*/
  96. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  97. #ifdef CONFIG_ENV_IS_IN_FLASH
  98. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector*/
  99. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  100. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Env. Sector */
  101. /* Address and size of Redundant Environment Sector */
  102. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  103. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  104. #endif /* CONFIG_ENV_IS_IN_FLASH */
  105. /*
  106. * DDR SDRAM
  107. */
  108. #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup*/
  109. #define CONFIG_SYS_KBYTES_SDRAM (128 * 1024) /* 128MB */
  110. #define CONFIG_SYS_SDRAM_BANKS (2)
  111. #define CONFIG_SDRAM_BANK0
  112. #define CONFIG_SDRAM_BANK1
  113. #define CONFIG_SYS_SDRAM0_TR0 0x410a4012
  114. #define CONFIG_SYS_SDRAM0_WDDCTR 0x40000000
  115. #define CONFIG_SYS_SDRAM0_RTR 0x04080000
  116. #define CONFIG_SYS_SDRAM0_CFG0 0x80000000
  117. #undef CONFIG_SDRAM_ECC
  118. /*
  119. * I2C
  120. */
  121. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed+slave address*/
  122. /*
  123. * Default environment variables
  124. */
  125. #define CONFIG_EXTRA_ENV_SETTINGS \
  126. CONFIG_AMCC_DEF_ENV \
  127. CONFIG_AMCC_DEF_ENV_POWERPC \
  128. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  129. "kernel_addr=fc000000\0" \
  130. "ramdisk_addr=fc180000\0" \
  131. ""
  132. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  133. #define CONFIG_PHY_ADDR 1
  134. #define CONFIG_PHY1_ADDR 3
  135. #ifdef DEBUG
  136. #define CONFIG_PANIC_HANG
  137. #endif
  138. /*
  139. * Commands additional to the ones defined in amcc-common.h
  140. */
  141. #define CONFIG_CMD_PCI
  142. #undef CONFIG_CMD_EEPROM
  143. /*
  144. * PCI stuff
  145. */
  146. /* General PCI */
  147. #define CONFIG_PCI /* include pci support */
  148. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  149. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup*/
  150. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to \
  151. CONFIG_SYS_PCI_MEMBASE*/
  152. /* Board-specific PCI */
  153. #define CONFIG_SYS_PCI_TARGET_INIT
  154. #define CONFIG_SYS_PCI_MASTER_INIT
  155. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  156. #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* tbd */
  157. /*
  158. * External Bus Controller (EBC) Setup
  159. */
  160. #define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE
  161. /* Memory Bank 0 (NOR-FLASH) initialization */
  162. #define CONFIG_SYS_EBC_PB0AP 0x03017200
  163. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0xda000)
  164. #endif /* __CONFIG_H */