davinci_sonata.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /*
  2. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #ifndef __CONFIG_H
  20. #define __CONFIG_H
  21. /*
  22. * Define this to make U-Boot skip low level initialization when loaded
  23. * by initial bootloader. Not required by NAND U-Boot version but IS
  24. * required for a NOR version used to burn the real NOR U-Boot into
  25. * NOR Flash. NAND and NOR support for DaVinci chips is mutually exclusive
  26. * so it is NOT possible to build a U-Boot with both NAND and NOR routines.
  27. * NOR U-Boot is loaded directly from Flash so it must perform all the
  28. * low level initialization itself. NAND version is loaded by an initial
  29. * bootloader (UBL in TI-ese) that performs such an initialization so it's
  30. * skipped in NAND version. The third DaVinci boot mode loads a bootloader
  31. * via UART0 and that bootloader in turn loads and runs U-Boot (or whatever)
  32. * performing low level init prior to loading. All that means we can NOT use
  33. * NAND version to put U-Boot into NOR because it doesn't have NOR support and
  34. * we can NOT use NOR version because it performs low level initialization
  35. * effectively destroying itself in DDR memory. That's why a separate NOR
  36. * version with this define is needed. It is loaded via UART, then one uses
  37. * it to somehow download a proper NOR version built WITHOUT this define to
  38. * RAM (tftp?) and burn it to NOR Flash. I would be probably able to squeeze
  39. * NOR support into the initial bootloader so it won't be needed but DaVinci
  40. * static RAM might be too small for this (I have something like 2Kbytes left
  41. * as of now, without NOR support) so this might've not happened...
  42. *
  43. #define CONFIG_NOR_UART_BOOT
  44. */
  45. /*=======*/
  46. /* Board */
  47. /*=======*/
  48. #define SONATA_BOARD
  49. #define CONFIG_SYS_NAND_SMALLPAGE
  50. #define CONFIG_SYS_USE_NOR
  51. #define CONFIG_DISPLAY_CPUINFO
  52. /*===================*/
  53. /* SoC Configuration */
  54. /*===================*/
  55. #define CONFIG_ARM926EJS /* arm926ejs CPU core */
  56. #define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */
  57. #define CONFIG_SYS_HZ_CLOCK 27000000 /* Timer Input clock freq */
  58. #define CONFIG_SYS_HZ 1000
  59. #define CONFIG_SOC_DM644X
  60. /*====================================================*/
  61. /* EEPROM definitions for Atmel 24C256BN SEEPROM chip */
  62. /* on Sonata/DV_EVM board. No EEPROM on schmoogie. */
  63. /*====================================================*/
  64. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  65. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  66. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
  67. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  68. /*=============*/
  69. /* Memory Info */
  70. /*=============*/
  71. #define CONFIG_SYS_MALLOC_LEN (0x10000 + 128*1024) /* malloc() len */
  72. #define CONFIG_SYS_MEMTEST_START 0x80000000 /* memtest start address */
  73. #define CONFIG_SYS_MEMTEST_END 0x81000000 /* 16MB RAM test */
  74. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  75. #define CONFIG_STACKSIZE (256*1024) /* regular stack */
  76. #define PHYS_SDRAM_1 0x80000000 /* DDR Start */
  77. #define PHYS_SDRAM_1_SIZE 0x08000000 /* DDR size 128MB */
  78. #define DDR_4BANKS /* 4-bank DDR2 (128MB) */
  79. /*====================*/
  80. /* Serial Driver info */
  81. /*====================*/
  82. #define CONFIG_SYS_NS16550
  83. #define CONFIG_SYS_NS16550_SERIAL
  84. #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size, byteorder */
  85. #define CONFIG_SYS_NS16550_COM1 0x01c20000 /* Base address of UART0 */
  86. #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK /* Input clock to NS16550 */
  87. #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
  88. #define CONFIG_BAUDRATE 115200 /* Default baud rate */
  89. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  90. /*===================*/
  91. /* I2C Configuration */
  92. /*===================*/
  93. #define CONFIG_HARD_I2C
  94. #define CONFIG_DRIVER_DAVINCI_I2C
  95. #define CONFIG_SYS_I2C_SPEED 80000 /* 100Kbps won't work, silicon bug */
  96. #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
  97. /*==================================*/
  98. /* Network & Ethernet Configuration */
  99. /*==================================*/
  100. #define CONFIG_DRIVER_TI_EMAC
  101. #define CONFIG_MII
  102. #define CONFIG_BOOTP_DEFAULT
  103. #define CONFIG_BOOTP_DNS
  104. #define CONFIG_BOOTP_DNS2
  105. #define CONFIG_BOOTP_SEND_HOSTNAME
  106. #define CONFIG_NET_RETRY_COUNT 10
  107. /*=====================*/
  108. /* Flash & Environment */
  109. /*=====================*/
  110. #ifdef CONFIG_SYS_USE_NAND
  111. #define CONFIG_NAND_DAVINCI
  112. #define CONFIG_SYS_NAND_CS 2
  113. #undef CONFIG_ENV_IS_IN_FLASH
  114. #define CONFIG_SYS_NO_FLASH
  115. #define CONFIG_ENV_OVERWRITE /* instead if obsoleted forceenv() */
  116. #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
  117. #define CONFIG_ENV_SECT_SIZE 512 /* Env sector Size */
  118. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
  119. #define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */
  120. #define CONFIG_SYS_NAND_BASE 0x02000000
  121. #define CONFIG_SYS_NAND_HW_ECC
  122. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  123. #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
  124. #elif defined(CONFIG_SYS_USE_NOR)
  125. #ifdef CONFIG_NOR_UART_BOOT
  126. #define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */
  127. #else
  128. #undef CONFIG_SKIP_LOWLEVEL_INIT
  129. #endif
  130. #define CONFIG_ENV_IS_IN_FLASH
  131. #undef CONFIG_SYS_NO_FLASH
  132. #define CONFIG_FLASH_CFI_DRIVER
  133. #define CONFIG_SYS_FLASH_CFI
  134. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
  135. #define CONFIG_SYS_FLASH_SECT_SZ 0x20000 /* 128KB sect size AMD Flash */
  136. #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ*2)
  137. #define CONFIG_ENV_SIZE CONFIG_SYS_FLASH_SECT_SZ
  138. #define PHYS_FLASH_1 0x02000000 /* CS2 Base address */
  139. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 /* Flash Base for U-Boot */
  140. #define PHYS_FLASH_SIZE 0x2000000 /* Flash size 32MB */
  141. #define CONFIG_SYS_MAX_FLASH_SECT (PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)
  142. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ /* Env sector Size */
  143. #endif
  144. /*==============================*/
  145. /* U-Boot general configuration */
  146. /*==============================*/
  147. #undef CONFIG_USE_IRQ /* No IRQ/FIQ in U-Boot */
  148. #define CONFIG_MISC_INIT_R
  149. #undef CONFIG_BOOTDELAY
  150. #define CONFIG_BOOTFILE "uImage" /* Boot file name */
  151. #define CONFIG_SYS_PROMPT "U-Boot > " /* Monitor Command Prompt */
  152. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  153. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print buffer sz */
  154. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  155. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  156. #define CONFIG_SYS_LOAD_ADDR 0x80700000 /* default Linux kernel load address */
  157. #define CONFIG_VERSION_VARIABLE
  158. #define CONFIG_AUTO_COMPLETE /* Won't work with hush so far, may be later */
  159. #define CONFIG_SYS_HUSH_PARSER
  160. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  161. #define CONFIG_CMDLINE_EDITING
  162. #define CONFIG_SYS_LONGHELP
  163. #define CONFIG_CRC32_VERIFY
  164. #define CONFIG_MX_CYCLIC
  165. /*===================*/
  166. /* Linux Information */
  167. /*===================*/
  168. #define LINUX_BOOT_PARAM_ADDR 0x80000100
  169. #define CONFIG_CMDLINE_TAG
  170. #define CONFIG_SETUP_MEMORY_TAGS
  171. #define CONFIG_BOOTARGS "mem=56M console=ttyS0,115200n8 root=/dev/hda1 rw noinitrd ip=dhcp"
  172. #define CONFIG_BOOTCOMMAND "setenv setboot setenv bootargs \\$(bootargs) video=dm64xxfb:output=\\$(videostd);run setboot; bootm 0x2060000"
  173. /*=================*/
  174. /* U-Boot commands */
  175. /*=================*/
  176. #include <config_cmd_default.h>
  177. #define CONFIG_CMD_ASKENV
  178. #define CONFIG_CMD_DHCP
  179. #define CONFIG_CMD_DIAG
  180. #define CONFIG_CMD_I2C
  181. #define CONFIG_CMD_MII
  182. #define CONFIG_CMD_PING
  183. #define CONFIG_CMD_SAVES
  184. #define CONFIG_CMD_EEPROM
  185. #undef CONFIG_CMD_BDI
  186. #undef CONFIG_CMD_FPGA
  187. #undef CONFIG_CMD_SETGETDCR
  188. #ifdef CONFIG_SYS_USE_NAND
  189. #undef CONFIG_CMD_FLASH
  190. #undef CONFIG_CMD_IMLS
  191. #define CONFIG_CMD_NAND
  192. #elif defined(CONFIG_SYS_USE_NOR)
  193. #define CONFIG_CMD_JFFS2
  194. #else
  195. #error "Either CONFIG_SYS_USE_NAND or CONFIG_SYS_USE_NOR _MUST_ be defined !!!"
  196. #endif
  197. #define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */
  198. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  199. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
  200. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \
  201. CONFIG_SYS_INIT_RAM_SIZE - \
  202. GENERATED_GBL_DATA_SIZE)
  203. #endif /* __CONFIG_H */