csb472.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * (C) Copyright 2004
  3. * Tolunay Orkun, Nextio Inc., torkun@nextio.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405GP CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_CSB472 1 /* on a Cogent CSB472 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f() */
  36. #define CONFIG_LAST_STAGE_INIT 1 /* Call last_stage_init() */
  37. #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
  38. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  39. /*
  40. * OS Bootstrap configuration
  41. *
  42. */
  43. #if 0
  44. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  45. #else
  46. #define CONFIG_BOOTDELAY 3 /* autoboot after X seconds */
  47. #endif
  48. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check keypress when bootdelay = 0 */
  49. #if 1
  50. #undef CONFIG_BOOTARGS
  51. #define CONFIG_BOOTCOMMAND \
  52. "setenv bootargs console=ttyS0,38400 debug " \
  53. "root=/dev/ram rw ramdisk_size=4096 " \
  54. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  55. "bootm ff800000 ff900000"
  56. #endif
  57. #if 0
  58. #undef CONFIG_BOOTARGS
  59. #define CONFIG_BOOTCOMMAND \
  60. "bootp; " \
  61. "setenv bootargs console=ttyS0,38400 debug " \
  62. "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  63. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  64. "bootm"
  65. #endif
  66. /*
  67. * BOOTP options
  68. */
  69. #define CONFIG_BOOTP_SUBNETMASK
  70. #define CONFIG_BOOTP_GATEWAY
  71. #define CONFIG_BOOTP_HOSTNAME
  72. #define CONFIG_BOOTP_BOOTPATH
  73. #define CONFIG_BOOTP_BOOTFILESIZE
  74. #define CONFIG_BOOTP_DNS2
  75. /*
  76. * Command line configuration.
  77. */
  78. #include <config_cmd_default.h>
  79. #define CONFIG_CMD_ASKENV
  80. #define CONFIG_CMD_BEDBUG
  81. #define CONFIG_CMD_ELF
  82. #define CONFIG_CMD_IRQ
  83. #define CONFIG_CMD_I2C
  84. #define CONFIG_CMD_PCI
  85. #define CONFIG_CMD_DATE
  86. #define CONFIG_CMD_MII
  87. #define CONFIG_CMD_PING
  88. #define CONFIG_CMD_DHCP
  89. /*
  90. * Serial download configuration
  91. *
  92. */
  93. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  94. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  95. /*
  96. * KGDB Configuration
  97. *
  98. */
  99. #if defined(CONFIG_CMD_KGDB)
  100. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  101. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  102. #endif
  103. /*
  104. * Miscellaneous configurable options
  105. *
  106. */
  107. #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  108. #ifdef CONFIG_SYS_HUSH_PARSER
  109. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " /* hush shell secondary prompt */
  110. #endif
  111. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  112. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  113. #if defined(CONFIG_CMD_KGDB)
  114. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  115. #else
  116. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  117. #endif
  118. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  119. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  120. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  121. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  122. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  123. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  124. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_info (bd_t) */
  125. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  126. /*
  127. * For booting Linux, the board info and command line data
  128. * have to be in the first 8 MB of memory, since this is
  129. * the maximum mapped by the Linux kernel during initialization.
  130. */
  131. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  132. /*
  133. * watchdog configuration
  134. *
  135. */
  136. #undef CONFIG_WATCHDOG /* watchdog disabled */
  137. /*
  138. * UART configuration
  139. *
  140. */
  141. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  142. #define CONFIG_SYS_NS16550
  143. #define CONFIG_SYS_NS16550_SERIAL
  144. #define CONFIG_SYS_NS16550_REG_SIZE 1
  145. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  146. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* use internal serial clock */
  147. #define CONFIG_SYS_BASE_BAUD 691200
  148. #define CONFIG_BAUDRATE 38400 /* Default baud rate */
  149. #define CONFIG_SYS_BAUDRATE_TABLE \
  150. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400 }
  151. /*
  152. * I2C configuration
  153. *
  154. */
  155. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  156. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  157. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
  158. #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */
  159. /*
  160. * MII PHY configuration
  161. *
  162. */
  163. #define CONFIG_PPC4xx_EMAC
  164. #define CONFIG_MII 1 /* MII PHY management */
  165. #define CONFIG_PHY_ADDR 0 /* PHY address */
  166. #define CONFIG_PHY_CMD_DELAY 40 /* PHY COMMAND delay */
  167. /* 32usec min. for LXT971A */
  168. #define CONFIG_PHY_RESET_DELAY 300 /* PHY RESET recovery delay */
  169. /*
  170. * RTC configuration
  171. *
  172. * Note that DS1307 RTC is limited to 100Khz I2C bus.
  173. *
  174. */
  175. #define CONFIG_RTC_DS1307 /* Use Dallas 1307 RTC */
  176. /*
  177. * PCI stuff
  178. *
  179. */
  180. #define CONFIG_PCI /* include pci support */
  181. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  182. #define PCI_HOST_FORCE 1 /* configure as pci host */
  183. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  184. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  185. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  186. /* resource configuration */
  187. #undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  188. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
  189. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
  190. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  191. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  192. #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  193. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  194. #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
  195. #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
  196. #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  197. /*
  198. * IDE stuff
  199. *
  200. */
  201. #undef CONFIG_IDE_PCMCIA /* no pcmcia interface required */
  202. #undef CONFIG_IDE_LED /* no led for ide supported */
  203. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  204. /*
  205. * Environment configuration
  206. *
  207. */
  208. #define CONFIG_ENV_IS_IN_FLASH 1 /* environment is in FLASH */
  209. #undef CONFIG_ENV_IS_IN_NVRAM
  210. #undef CONFIG_ENV_IS_IN_EEPROM
  211. /*
  212. * General Memory organization
  213. *
  214. * Start addresses for the final memory configuration
  215. * (Set up by the startup code)
  216. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  217. */
  218. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  219. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  220. #define CONFIG_SYS_FLASH_SIZE 0x00800000
  221. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  222. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 KB for Monitor */
  223. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 KB for malloc() */
  224. #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE
  225. #define CONFIG_SYS_RAMSTART
  226. #endif
  227. #if defined(CONFIG_ENV_IS_IN_FLASH)
  228. #define CONFIG_ENV_IN_OWN_SECTOR 1 /* Give Environment own sector */
  229. #define CONFIG_ENV_ADDR 0xFFF00000 /* Address of Environment Sector */
  230. #define CONFIG_ENV_SIZE 0x00001000 /* Size of Environment */
  231. #define CONFIG_ENV_SECT_SIZE 0x00040000 /* Size of Environment Sector */
  232. #endif
  233. /*
  234. * FLASH Device configuration
  235. *
  236. */
  237. #define CONFIG_SYS_FLASH_CFI 1 /* flash is CFI conformant */
  238. #define CONFIG_FLASH_CFI_DRIVER 1 /* use common cfi driver */
  239. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  240. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
  241. #define CONFIG_SYS_FLASH_INCREMENT 0 /* there is only one bank */
  242. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max # of sectors on one chip */
  243. #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
  244. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  245. /*
  246. * On Chip Memory location/size
  247. *
  248. */
  249. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  250. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  251. /*
  252. * Global info and initial stack
  253. *
  254. */
  255. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of on-chip SRAM */
  256. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  257. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  258. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  259. /*
  260. * Miscellaneous board specific definitions
  261. *
  262. */
  263. #define CONFIG_I2CFAST 1 /* enable "i2cfast" env. setting */
  264. #endif /* __CONFIG_H */