bf527-ezkit.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * U-boot - Configuration file for BF537 STAMP board
  3. */
  4. #ifndef __CONFIG_BF527_EZKIT_H__
  5. #define __CONFIG_BF527_EZKIT_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf527-0.0
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 25000000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 21
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 4
  34. /*
  35. * Memory Settings
  36. */
  37. #define CONFIG_MEM_ADD_WDTH 10
  38. #define CONFIG_MEM_SIZE 64
  39. #define CONFIG_EBIU_SDRRC_VAL 0x03F6
  40. #define CONFIG_EBIU_SDGCTL_VAL (SCTLE | CL_3 | PASR_ALL | TRAS_6 | TRP_3 | TRCD_3 | TWR_2 | PSS)
  41. #define CONFIG_EBIU_AMGCTL_VAL (AMCKEN | AMBEN_ALL)
  42. #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_15 | B1RAT_15 | B1HT_3 | B1RDYPOL | B0WAT_15 | B0RAT_15 | B0HT_3 | B0RDYPOL)
  43. #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_15 | B3RAT_15 | B3HT_3 | B3RDYPOL | B2WAT_15 | B2RAT_15 | B2HT_3 | B2RDYPOL)
  44. #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
  45. #define CONFIG_SYS_MALLOC_LEN (640 * 1024)
  46. /*
  47. * NAND Settings
  48. * (can't be used same time as ethernet)
  49. */
  50. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  51. # define CONFIG_BFIN_NFC
  52. # define CONFIG_BFIN_NFC_BOOTROM_ECC
  53. #endif
  54. #ifdef CONFIG_BFIN_NFC
  55. #define CONFIG_BFIN_NFC_CTL_VAL 0x0033
  56. #define CONFIG_DRIVER_NAND_BFIN
  57. #define CONFIG_SYS_NAND_BASE 0 /* not actually used */
  58. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  59. #define NAND_MAX_CHIPS 1
  60. #endif
  61. /*
  62. * Network Settings
  63. */
  64. #if !defined(__ADSPBF522__) && !defined(__ADSPBF523__) && \
  65. !defined(__ADSPBF524__) && !defined(__ADSPBF525__) && !defined(CONFIG_BFIN_NFC)
  66. #define ADI_CMDS_NETWORK 1
  67. #define CONFIG_BFIN_MAC
  68. #define CONFIG_RMII
  69. #define CONFIG_NETCONSOLE 1
  70. #endif
  71. #define CONFIG_HOSTNAME bf527-ezkit
  72. /* Uncomment next line to use fixed MAC address */
  73. /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
  74. /*
  75. * Flash Settings
  76. */
  77. #define CONFIG_FLASH_CFI_DRIVER
  78. #define CONFIG_SYS_FLASH_BASE 0x20000000
  79. #define CONFIG_SYS_FLASH_CFI
  80. #define CONFIG_SYS_FLASH_PROTECTION
  81. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  82. #define CONFIG_SYS_MAX_FLASH_SECT 259
  83. /*
  84. * SPI Settings
  85. */
  86. #define CONFIG_BFIN_SPI
  87. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  88. #define CONFIG_SF_DEFAULT_SPEED 30000000
  89. #define CONFIG_SPI_FLASH
  90. #define CONFIG_SPI_FLASH_STMICRO
  91. /*
  92. * Env Storage Settings
  93. */
  94. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  95. #define CONFIG_ENV_IS_IN_SPI_FLASH
  96. #define CONFIG_ENV_OFFSET 0x10000
  97. #define CONFIG_ENV_SIZE 0x2000
  98. #define CONFIG_ENV_SECT_SIZE 0x10000
  99. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  100. #elif (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
  101. #define CONFIG_ENV_IS_IN_NAND
  102. #define CONFIG_ENV_OFFSET 0x40000
  103. #define CONFIG_ENV_SIZE 0x20000
  104. #else
  105. #define CONFIG_ENV_IS_IN_FLASH
  106. #define CONFIG_ENV_OFFSET 0x4000
  107. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  108. #define CONFIG_ENV_SIZE 0x2000
  109. #define CONFIG_ENV_SECT_SIZE 0x2000
  110. #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
  111. #endif
  112. /*
  113. * I2C Settings
  114. */
  115. #define CONFIG_BFIN_TWI_I2C 1
  116. #define CONFIG_HARD_I2C 1
  117. /*
  118. * USB Settings
  119. */
  120. #if !defined(__ADSPBF522__) && !defined(__ADSPBF523__)
  121. #define CONFIG_USB
  122. #define CONFIG_MUSB_HCD
  123. #define CONFIG_USB_BLACKFIN
  124. #define CONFIG_USB_STORAGE
  125. #define CONFIG_MUSB_TIMEOUT 100000
  126. #endif
  127. /*
  128. * Video Settings
  129. */
  130. #ifdef CONFIG_BF527_EZKIT_REV_2_1
  131. # define CONFIG_LQ035Q1_SPI_BUS 0
  132. # define CONFIG_LQ035Q1_SPI_CS 7
  133. #endif
  134. /*
  135. * Misc Settings
  136. */
  137. #define CONFIG_MISC_INIT_R
  138. #define CONFIG_RTC_BFIN
  139. #define CONFIG_UART_CONSOLE 1
  140. /* Don't waste time transferring a logo over the UART */
  141. #if (CONFIG_BFIN_BOOT_MODE != BFIN_BOOT_UART)
  142. # define CONFIG_VIDEO
  143. #endif
  144. /*
  145. * Pull in common ADI header for remaining command/environment setup
  146. */
  147. #include <configs/bfin_adi_common.h>
  148. #endif