balloon3.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * Balloon3 configuration file
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Board Configuration Options
  25. */
  26. #define CONFIG_PXA27X 1 /* Marvell PXA270 CPU */
  27. #define CONFIG_BALLOON3 1 /* Balloon3 board */
  28. /*
  29. * Environment settings
  30. */
  31. #define CONFIG_ENV_OVERWRITE
  32. #define CONFIG_SYS_MALLOC_LEN (128*1024)
  33. #define CONFIG_ARCH_CPU_INIT
  34. #define CONFIG_BOOTCOMMAND \
  35. "fpga load 0x0 0x50000 0x62638; " \
  36. "if usb reset && fatload usb 0 0xa4000000 uImage; then " \
  37. "bootm 0xa4000000; " \
  38. "fi; " \
  39. "bootm 0xd0000;"
  40. #define CONFIG_BOOTARGS "console=tty0 console=ttyS2,115200"
  41. #define CONFIG_TIMESTAMP
  42. #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
  43. #define CONFIG_CMDLINE_TAG
  44. #define CONFIG_SETUP_MEMORY_TAGS
  45. #define CONFIG_SYS_TEXT_BASE 0x0
  46. #define CONFIG_LZMA /* LZMA compression support */
  47. /*
  48. * Serial Console Configuration
  49. */
  50. #define CONFIG_PXA_SERIAL
  51. #define CONFIG_STUART 1
  52. #define CONFIG_BAUDRATE 115200
  53. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  54. /*
  55. * Bootloader Components Configuration
  56. */
  57. #include <config_cmd_default.h>
  58. #undef CONFIG_CMD_NET
  59. #undef CONFIG_CMD_NFS
  60. #undef CONFIG_CMD_ENV
  61. #undef CONFIG_CMD_IMLS
  62. #define CONFIG_CMD_USB
  63. #define CONFIG_CMD_FPGA
  64. #undef CONFIG_LCD
  65. /*
  66. * KGDB
  67. */
  68. #ifdef CONFIG_CMD_KGDB
  69. #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */
  70. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  71. #endif
  72. /*
  73. * HUSH Shell Configuration
  74. */
  75. #define CONFIG_SYS_HUSH_PARSER 1
  76. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  77. #define CONFIG_SYS_LONGHELP
  78. #ifdef CONFIG_SYS_HUSH_PARSER
  79. #define CONFIG_SYS_PROMPT "$ "
  80. #else
  81. #define CONFIG_SYS_PROMPT "=> "
  82. #endif
  83. #define CONFIG_SYS_CBSIZE 256
  84. #define CONFIG_SYS_PBSIZE \
  85. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  86. #define CONFIG_SYS_MAXARGS 16
  87. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  88. #define CONFIG_SYS_DEVICE_NULLDEV 1
  89. /*
  90. * Clock Configuration
  91. */
  92. #undef CONFIG_SYS_CLKS_IN_HZ
  93. #define CONFIG_SYS_HZ 3250000 /* Timer @ 3250000 Hz */
  94. #define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
  95. /*
  96. * Stack sizes
  97. */
  98. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  99. #ifdef CONFIG_USE_IRQ
  100. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  101. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  102. #endif
  103. /*
  104. * DRAM Map
  105. */
  106. #define CONFIG_NR_DRAM_BANKS 3 /* 2 banks of DRAM */
  107. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  108. #define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
  109. #define PHYS_SDRAM_2 0xb0000000 /* SDRAM Bank #2 */
  110. #define PHYS_SDRAM_2_SIZE 0x08000000 /* 128 MB */
  111. #define PHYS_SDRAM_3 0x80000000 /* SDRAM Bank #2 */
  112. #define PHYS_SDRAM_3_SIZE 0x08000000 /* 128 MB */
  113. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  114. #define CONFIG_SYS_DRAM_SIZE 0x18000000 /* 384 MB DRAM */
  115. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  116. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  117. #define CONFIG_SYS_LOAD_ADDR 0xa1000000
  118. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  119. #define CONFIG_SYS_INIT_SP_ADDR \
  120. (PHYS_SDRAM_1 + GENERATED_GBL_DATA_SIZE + 2048)
  121. /*
  122. * NOR FLASH
  123. */
  124. #ifdef CONFIG_CMD_FLASH
  125. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  126. #define PHYS_FLASH_SIZE 0x00800000 /* 8 MB */
  127. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  128. #define CONFIG_SYS_FLASH_CFI
  129. #define CONFIG_FLASH_CFI_DRIVER 1
  130. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  131. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  132. #define CONFIG_SYS_MAX_FLASH_SECT 256
  133. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  134. #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ)
  135. #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ)
  136. #define CONFIG_SYS_FLASH_LOCK_TOUT (2*CONFIG_SYS_HZ)
  137. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (2*CONFIG_SYS_HZ)
  138. #define CONFIG_SYS_FLASH_PROTECTION
  139. #define CONFIG_ENV_IS_IN_FLASH
  140. #else
  141. #define CONFIG_SYS_NO_FLASH
  142. #define CONFIG_SYS_ENV_IS_NOWHERE
  143. #endif
  144. #define CONFIG_SYS_MONITOR_BASE 0x000000
  145. #define CONFIG_SYS_MONITOR_LEN 0x40000
  146. #define CONFIG_ENV_SIZE 0x2000
  147. #define CONFIG_ENV_ADDR 0x40000
  148. #define CONFIG_ENV_SECT_SIZE 0x10000
  149. /*
  150. * GPIO settings
  151. */
  152. #define CONFIG_SYS_GPSR0_VAL 0x307dc7fd
  153. #define CONFIG_SYS_GPSR1_VAL 0x03cffa4e
  154. #define CONFIG_SYS_GPSR2_VAL 0x7131c000
  155. #define CONFIG_SYS_GPSR3_VAL 0x01e1f3ff
  156. #define CONFIG_SYS_GPCR0_VAL 0x0
  157. #define CONFIG_SYS_GPCR1_VAL 0x0
  158. #define CONFIG_SYS_GPCR2_VAL 0x0
  159. #define CONFIG_SYS_GPCR3_VAL 0x0
  160. #define CONFIG_SYS_GPDR0_VAL 0xc0f98e02
  161. #define CONFIG_SYS_GPDR1_VAL 0xfcffa8b7
  162. #define CONFIG_SYS_GPDR2_VAL 0x22e3ffff
  163. #define CONFIG_SYS_GPDR3_VAL 0x000201fe
  164. #define CONFIG_SYS_GAFR0_L_VAL 0x96c00000
  165. #define CONFIG_SYS_GAFR0_U_VAL 0xa5e5459b
  166. #define CONFIG_SYS_GAFR1_L_VAL 0x699b759a
  167. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa5a5aa
  168. #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
  169. #define CONFIG_SYS_GAFR2_U_VAL 0x01f9a6aa
  170. #define CONFIG_SYS_GAFR3_L_VAL 0x54510003
  171. #define CONFIG_SYS_GAFR3_U_VAL 0x00001599
  172. #define CONFIG_SYS_PSSR_VAL 0x30
  173. /*
  174. * Clock settings
  175. */
  176. #define CONFIG_SYS_CKEN 0xffffffff
  177. #define CONFIG_SYS_CCCR 0x00000290
  178. /*
  179. * Memory settings
  180. */
  181. #define CONFIG_SYS_MSC0_VAL 0x7ff07ff8
  182. #define CONFIG_SYS_MSC1_VAL 0x7ff07ff0
  183. #define CONFIG_SYS_MSC2_VAL 0x74a42491
  184. #define CONFIG_SYS_MDCNFG_VAL 0x89d309d3
  185. #define CONFIG_SYS_MDREFR_VAL 0x001d8018
  186. #define CONFIG_SYS_MDMRS_VAL 0x00220022
  187. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  188. #define CONFIG_SYS_SXCNFG_VAL 0x00000000
  189. #define CONFIG_SYS_MEM_BUF_IMP 0x0f
  190. /*
  191. * PCMCIA and CF Interfaces
  192. */
  193. #define CONFIG_SYS_MECR_VAL 0x00000000
  194. #define CONFIG_SYS_MCMEM0_VAL 0x00014307
  195. #define CONFIG_SYS_MCMEM1_VAL 0x00014307
  196. #define CONFIG_SYS_MCATT0_VAL 0x0001c787
  197. #define CONFIG_SYS_MCATT1_VAL 0x0001c787
  198. #define CONFIG_SYS_MCIO0_VAL 0x0001430f
  199. #define CONFIG_SYS_MCIO1_VAL 0x0001430f
  200. /*
  201. * LCD
  202. */
  203. #ifdef CONFIG_LCD
  204. #define CONFIG_BALLOON3LCD
  205. #define CONFIG_VIDEO_LOGO
  206. #define CONFIG_CMD_BMP
  207. #define CONFIG_SPLASH_SCREEN
  208. #define CONFIG_SPLASH_SCREEN_ALIGN
  209. #define CONFIG_VIDEO_BMP_GZIP
  210. #define CONFIG_VIDEO_BMP_RLE8
  211. #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20)
  212. #endif
  213. /*
  214. * USB
  215. */
  216. #ifdef CONFIG_CMD_USB
  217. #define CONFIG_USB_OHCI_NEW
  218. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  219. #define CONFIG_SYS_USB_OHCI_BOARD_INIT
  220. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  221. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
  222. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "balloon3"
  223. #define CONFIG_USB_STORAGE
  224. #define CONFIG_DOS_PARTITION
  225. #define CONFIG_CMD_FAT
  226. #define CONFIG_CMD_EXT2
  227. #endif
  228. /*
  229. * FPGA
  230. */
  231. #ifdef CONFIG_CMD_FPGA
  232. #define CONFIG_FPGA
  233. #define CONFIG_FPGA_XILINX
  234. #define CONFIG_FPGA_SPARTAN3
  235. #define CONFIG_SYS_FPGA_PROG_FEEDBACK
  236. #define CONFIG_SYS_FPGA_WAIT 1000
  237. #define CONFIG_MAX_FPGA_DEVICES 1
  238. #endif
  239. #endif /* __CONFIG_H */