at91sam9263ek.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * Configuation settings for the AT91SAM9263EK board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * SoC must be defined first, before hardware.h is included.
  30. * In this case SoC is defined in boards.cfg.
  31. */
  32. #include <asm/hardware.h>
  33. #define CONFIG_SYS_TEXT_BASE 0x21F00000
  34. /* ARM asynchronous clock */
  35. #define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
  36. #define CONFIG_SYS_AT91_SLOW_CLOCK 32768
  37. #define CONFIG_SYS_HZ 1000
  38. #define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */
  39. #define CONFIG_ARCH_CPU_INIT
  40. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  41. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  42. #define CONFIG_SETUP_MEMORY_TAGS 1
  43. #define CONFIG_INITRD_TAG 1
  44. #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
  45. #define CONFIG_SKIP_LOWLEVEL_INIT
  46. #else
  47. #define CONFIG_SYS_USE_NORFLASH
  48. #endif
  49. #define CONFIG_BOARD_EARLY_INIT_F
  50. #define CONFIG_DISPLAY_CPUINFO
  51. /*
  52. * Hardware drivers
  53. */
  54. #define CONFIG_ATMEL_LEGACY
  55. #define CONFIG_AT91_GPIO 1
  56. #define CONFIG_AT91_GPIO_PULLUP 1
  57. /* serial console */
  58. #define CONFIG_ATMEL_USART
  59. #define CONFIG_USART_BASE ATMEL_BASE_DBGU
  60. #define CONFIG_USART_ID ATMEL_ID_SYS
  61. #define CONFIG_BAUDRATE 115200
  62. #define CONFIG_SYS_BAUDRATE_TABLE {115200, 19200, 38400, 57600, 9600}
  63. /* LCD */
  64. #define CONFIG_LCD 1
  65. #define LCD_BPP LCD_COLOR8
  66. #define CONFIG_LCD_LOGO 1
  67. #undef LCD_TEST_PATTERN
  68. #define CONFIG_LCD_INFO 1
  69. #define CONFIG_LCD_INFO_BELOW_LOGO 1
  70. #define CONFIG_SYS_WHITE_ON_BLACK 1
  71. #define CONFIG_ATMEL_LCD 1
  72. #define CONFIG_ATMEL_LCD_BGR555 1
  73. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  74. /* LED */
  75. #define CONFIG_AT91_LED
  76. #define CONFIG_RED_LED AT91_PIN_PB7 /* the power led */
  77. #define CONFIG_GREEN_LED AT91_PIN_PB8 /* the user1 led */
  78. #define CONFIG_YELLOW_LED AT91_PIN_PC29 /* the user2 led */
  79. #define CONFIG_BOOTDELAY 3
  80. /*
  81. * BOOTP options
  82. */
  83. #define CONFIG_BOOTP_BOOTFILESIZE 1
  84. #define CONFIG_BOOTP_BOOTPATH 1
  85. #define CONFIG_BOOTP_GATEWAY 1
  86. #define CONFIG_BOOTP_HOSTNAME 1
  87. /*
  88. * Command line configuration.
  89. */
  90. #include <config_cmd_default.h>
  91. #undef CONFIG_CMD_BDI
  92. #undef CONFIG_CMD_FPGA
  93. #undef CONFIG_CMD_IMI
  94. #undef CONFIG_CMD_IMLS
  95. #undef CONFIG_CMD_LOADS
  96. #undef CONFIG_CMD_SOURCE
  97. #define CONFIG_CMD_PING 1
  98. #define CONFIG_CMD_DHCP 1
  99. #define CONFIG_CMD_NAND 1
  100. #define CONFIG_CMD_USB 1
  101. /* SDRAM */
  102. #define CONFIG_NR_DRAM_BANKS 1
  103. #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
  104. #define CONFIG_SYS_SDRAM_SIZE 0x04000000
  105. #define CONFIG_SYS_INIT_SP_ADDR \
  106. (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
  107. /* DataFlash */
  108. #define CONFIG_ATMEL_DATAFLASH_SPI
  109. #define CONFIG_HAS_DATAFLASH 1
  110. #define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
  111. #define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
  112. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
  113. #define AT91_SPI_CLK 15000000
  114. #define DATAFLASH_TCSS (0x1a << 16)
  115. #define DATAFLASH_TCHS (0x1 << 24)
  116. /* NOR flash, if populated */
  117. #ifdef CONFIG_SYS_USE_NORFLASH
  118. #define CONFIG_SYS_FLASH_CFI 1
  119. #define CONFIG_FLASH_CFI_DRIVER 1
  120. #define PHYS_FLASH_1 0x10000000
  121. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  122. #define CONFIG_SYS_MAX_FLASH_SECT 256
  123. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  124. #define CONFIG_SYS_MONITOR_SEC 1:0-3
  125. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  126. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  127. #define CONFIG_ENV_IS_IN_FLASH 1
  128. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007FE000)
  129. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
  130. /* Address and size of Primary Environment Sector */
  131. #define CONFIG_ENV_SIZE 0x2000
  132. #define xstr(s) str(s)
  133. #define str(s) #s
  134. #define CONFIG_EXTRA_ENV_SETTINGS \
  135. "monitor_base=" xstr(CONFIG_SYS_MONITOR_BASE) "\0" \
  136. "update=" \
  137. "protect off ${monitor_base} +${filesize};" \
  138. "erase ${monitor_base} +${filesize};" \
  139. "cp.b ${load_addr} ${monitor_base} ${filesize};" \
  140. "protect on ${monitor_base} +${filesize}\0"
  141. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  142. #define MASTER_PLL_MUL 171
  143. #define MASTER_PLL_DIV 14
  144. #define MASTER_PLL_OUT 3
  145. /* clocks */
  146. #define CONFIG_SYS_MOR_VAL \
  147. (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
  148. #define CONFIG_SYS_PLLAR_VAL \
  149. (AT91_PMC_PLLAR_29 | \
  150. AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
  151. AT91_PMC_PLLXR_PLLCOUNT(63) | \
  152. AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
  153. AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
  154. /* PCK/2 = MCK Master Clock from PLLA */
  155. #define CONFIG_SYS_MCKR1_VAL \
  156. (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
  157. AT91_PMC_MCKR_MDIV_2)
  158. /* PCK/2 = MCK Master Clock from PLLA */
  159. #define CONFIG_SYS_MCKR2_VAL \
  160. (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
  161. AT91_PMC_MCKR_MDIV_2)
  162. /* define PDC[31:16] as DATA[31:16] */
  163. #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
  164. /* no pull-up for D[31:16] */
  165. #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
  166. /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
  167. #define CONFIG_SYS_MATRIX_EBICSA_VAL \
  168. (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
  169. AT91_MATRIX_CSA_EBI_CS1A)
  170. /* SDRAM */
  171. /* SDRAMC_MR Mode register */
  172. #define CONFIG_SYS_SDRC_MR_VAL1 0
  173. /* SDRAMC_TR - Refresh Timer register */
  174. #define CONFIG_SYS_SDRC_TR_VAL1 0x13C
  175. /* SDRAMC_CR - Configuration register*/
  176. #define CONFIG_SYS_SDRC_CR_VAL \
  177. (AT91_SDRAMC_NC_9 | \
  178. AT91_SDRAMC_NR_13 | \
  179. AT91_SDRAMC_NB_4 | \
  180. AT91_SDRAMC_CAS_3 | \
  181. AT91_SDRAMC_DBW_32 | \
  182. (1 << 8) | /* Write Recovery Delay */ \
  183. (7 << 12) | /* Row Cycle Delay */ \
  184. (2 << 16) | /* Row Precharge Delay */ \
  185. (2 << 20) | /* Row to Column Delay */ \
  186. (5 << 24) | /* Active to Precharge Delay */ \
  187. (1 << 28)) /* Exit Self Refresh to Active Delay */
  188. /* Memory Device Register -> SDRAM */
  189. #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
  190. #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
  191. #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
  192. #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
  193. #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
  194. #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
  195. #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
  196. #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
  197. #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
  198. #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
  199. #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
  200. #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
  201. #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
  202. #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
  203. #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
  204. #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
  205. #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
  206. #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
  207. /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
  208. #define CONFIG_SYS_SMC0_SETUP0_VAL \
  209. (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
  210. AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
  211. #define CONFIG_SYS_SMC0_PULSE0_VAL \
  212. (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
  213. AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
  214. #define CONFIG_SYS_SMC0_CYCLE0_VAL \
  215. (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
  216. #define CONFIG_SYS_SMC0_MODE0_VAL \
  217. (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
  218. AT91_SMC_MODE_DBW_16 | \
  219. AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
  220. /* user reset enable */
  221. #define CONFIG_SYS_RSTC_RMR_VAL \
  222. (AT91_RSTC_KEY | \
  223. AT91_RSTC_MR_URSTEN | \
  224. AT91_RSTC_MR_ERSTL(15))
  225. /* Disable Watchdog */
  226. #define CONFIG_SYS_WDTC_WDMR_VAL \
  227. (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
  228. AT91_WDT_MR_WDV(0xfff) | \
  229. AT91_WDT_MR_WDDIS | \
  230. AT91_WDT_MR_WDD(0xfff))
  231. #endif
  232. #else
  233. #define CONFIG_SYS_NO_FLASH 1
  234. #endif
  235. /* NAND flash */
  236. #ifdef CONFIG_CMD_NAND
  237. #define CONFIG_NAND_ATMEL
  238. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  239. #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
  240. #define CONFIG_SYS_NAND_DBW_8 1
  241. /* our ALE is AD21 */
  242. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  243. /* our CLE is AD22 */
  244. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  245. #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
  246. #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
  247. #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
  248. #endif
  249. /* Ethernet */
  250. #define CONFIG_MACB 1
  251. #define CONFIG_RMII 1
  252. #define CONFIG_NET_RETRY_COUNT 20
  253. #define CONFIG_RESET_PHY_R 1
  254. /* USB */
  255. #define CONFIG_USB_ATMEL
  256. #define CONFIG_USB_OHCI_NEW 1
  257. #define CONFIG_DOS_PARTITION 1
  258. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  259. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
  260. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
  261. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  262. #define CONFIG_USB_STORAGE 1
  263. #define CONFIG_CMD_FAT 1
  264. #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
  265. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  266. #define CONFIG_SYS_MEMTEST_END 0x23e00000
  267. #ifdef CONFIG_SYS_USE_DATAFLASH
  268. /* bootstrap + u-boot + env + linux in dataflash on CS0 */
  269. #define CONFIG_ENV_IS_IN_DATAFLASH 1
  270. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
  271. #define CONFIG_ENV_OFFSET 0x4200
  272. #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
  273. #define CONFIG_ENV_SIZE 0x4200
  274. #define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm"
  275. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  276. "root=/dev/mtdblock0 " \
  277. "mtdparts=atmel_nand:-(root) "\
  278. "rw rootfstype=jffs2"
  279. #elif CONFIG_SYS_USE_NANDFLASH
  280. /* bootstrap + u-boot + env + linux in nandflash */
  281. #define CONFIG_ENV_IS_IN_NAND 1
  282. #define CONFIG_ENV_OFFSET 0x60000
  283. #define CONFIG_ENV_OFFSET_REDUND 0x80000
  284. #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
  285. #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
  286. #define CONFIG_BOOTARGS "console=ttyS0,115200 " \
  287. "root=/dev/mtdblock5 " \
  288. "mtdparts=atmel_nand:128k(bootstrap)ro,256k(uboot)ro,128k(env1)ro,128k(env2)ro,2M(linux),-(root) " \
  289. "rw rootfstype=jffs2"
  290. #endif
  291. #define CONFIG_SYS_PROMPT "U-Boot> "
  292. #define CONFIG_SYS_CBSIZE 256
  293. #define CONFIG_SYS_MAXARGS 16
  294. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  295. #define CONFIG_SYS_LONGHELP 1
  296. #define CONFIG_CMDLINE_EDITING 1
  297. #define CONFIG_AUTO_COMPLETE
  298. #define CONFIG_SYS_HUSH_PARSER
  299. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  300. /*
  301. * Size of malloc() pool
  302. */
  303. #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
  304. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  305. #undef CONFIG_USE_IRQ
  306. #endif