acadia.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * acadia.h - configuration for AMCC Acadia (405EZ)
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_ACADIA 1 /* Board is Acadia */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_405EZ 1 /* Specifc 405EZ support*/
  34. #ifndef CONFIG_SYS_TEXT_BASE
  35. #define CONFIG_SYS_TEXT_BASE 0xFFF80000
  36. #endif
  37. /*
  38. * Include common defines/options for all AMCC eval boards
  39. */
  40. #define CONFIG_HOSTNAME acadia
  41. #include "amcc-common.h"
  42. /* Detect Acadia PLL input clock automatically via CPLD bit */
  43. #define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_CPLD_BASE + 0) == 0x0c) ? \
  44. 66666666 : 33333000)
  45. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  46. #define CONFIG_MISC_INIT_F 1 /* Call misc_init_f */
  47. #define CONFIG_NO_SERIAL_EEPROM
  48. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  49. #ifdef CONFIG_NO_SERIAL_EEPROM
  50. /*----------------------------------------------------------------------------
  51. * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  52. * assuming a 66MHz input clock to the 405EZ.
  53. *---------------------------------------------------------------------------*/
  54. /* #define PLLMR0_100_100_12 */
  55. #define PLLMR0_200_133_66
  56. /* #define PLLMR0_266_160_80 */
  57. /* #define PLLMR0_333_166_83 */
  58. #endif
  59. /*-----------------------------------------------------------------------
  60. * Base addresses -- Note these are effective addresses where the
  61. * actual resources get mapped (not physical addresses)
  62. *----------------------------------------------------------------------*/
  63. #define CONFIG_SYS_FLASH_BASE 0xfe000000
  64. #define CONFIG_SYS_CPLD_BASE 0x80000000
  65. #define CONFIG_SYS_NAND_ADDR 0xd0000000
  66. #define CONFIG_SYS_USB_HOST 0xef603000 /* USB OHCI 1.1 controller */
  67. /*-----------------------------------------------------------------------
  68. * Initial RAM & stack pointer
  69. *----------------------------------------------------------------------*/
  70. #define CONFIG_SYS_TEMP_STACK_OCM 1 /* OCM as init ram */
  71. /* On Chip Memory location */
  72. #define CONFIG_SYS_OCM_DATA_ADDR 0xf8000000
  73. #define CONFIG_SYS_OCM_DATA_SIZE 0x4000 /* 16K of onchip SRAM */
  74. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SRAM */
  75. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  76. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  77. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  78. /*-----------------------------------------------------------------------
  79. * Serial Port
  80. *----------------------------------------------------------------------*/
  81. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  82. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  83. #define CONFIG_SYS_BASE_BAUD 691200
  84. /*-----------------------------------------------------------------------
  85. * Environment
  86. *----------------------------------------------------------------------*/
  87. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  88. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  89. #else
  90. #define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  91. #define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  92. #endif
  93. /*-----------------------------------------------------------------------
  94. * FLASH related
  95. *----------------------------------------------------------------------*/
  96. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  97. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  98. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  99. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  100. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  101. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  102. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  103. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  104. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  105. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  106. #else
  107. /*
  108. * No NOR-flash on Acadia when NAND-booting. We need to undef the
  109. * NOR device-tree fixup code as well, since flash_info is not defined
  110. * in this case.
  111. */
  112. #define CONFIG_SYS_NO_FLASH 1
  113. #undef CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
  114. #endif
  115. #ifdef CONFIG_ENV_IS_IN_FLASH
  116. #define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  117. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  118. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  119. /* Address and size of Redundant Environment Sector */
  120. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  121. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  122. #endif
  123. /*
  124. * IPL (Initial Program Loader, integrated inside CPU)
  125. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  126. *
  127. * SPL (Secondary Program Loader)
  128. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  129. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  130. * controller and the NAND controller so that the special U-Boot image can be
  131. * loaded from NAND to SDRAM.
  132. *
  133. * NUB (NAND U-Boot)
  134. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  135. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  136. *
  137. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  138. * set up. While still running from cache, I experienced problems accessing
  139. * the NAND controller. sr - 2006-08-25
  140. */
  141. #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  142. #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  143. #define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_DATA_ADDR + (16 << 10)) /* Copy SPL here*/
  144. #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  145. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
  146. #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
  147. /*
  148. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  149. */
  150. #define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  151. #define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  152. /*
  153. * Now the NAND chip has to be defined (no autodetection used!)
  154. */
  155. #define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
  156. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  157. #define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
  158. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  159. #undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
  160. #define CONFIG_SYS_NAND_ECCSIZE 256
  161. #define CONFIG_SYS_NAND_ECCBYTES 3
  162. #define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
  163. #define CONFIG_SYS_NAND_OOBSIZE 16
  164. #define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
  165. #define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  166. #ifdef CONFIG_ENV_IS_IN_NAND
  167. /*
  168. * For NAND booting the environment is embedded in the U-Boot image. Please take
  169. * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
  170. */
  171. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  172. #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
  173. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  174. #endif
  175. /*-----------------------------------------------------------------------
  176. * RAM (CRAM)
  177. *----------------------------------------------------------------------*/
  178. #define CONFIG_SYS_MBYTES_RAM 64 /* 64MB */
  179. /*-----------------------------------------------------------------------
  180. * I2C
  181. *----------------------------------------------------------------------*/
  182. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  183. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  184. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  185. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  186. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  187. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  188. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  189. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  190. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  191. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  192. #define CONFIG_SYS_DTT_MAX_TEMP 70
  193. #define CONFIG_SYS_DTT_LOW_TEMP -30
  194. #define CONFIG_SYS_DTT_HYSTERESIS 3
  195. /*-----------------------------------------------------------------------
  196. * Ethernet
  197. *----------------------------------------------------------------------*/
  198. #define CONFIG_PHY_ADDR 0 /* PHY address */
  199. #define CONFIG_HAS_ETH0 1
  200. /*
  201. * Default environment variables
  202. */
  203. #define CONFIG_EXTRA_ENV_SETTINGS \
  204. CONFIG_AMCC_DEF_ENV \
  205. CONFIG_AMCC_DEF_ENV_POWERPC \
  206. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  207. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  208. CONFIG_AMCC_DEF_ENV_NAND_UPD \
  209. "kernel_addr=fff10000\0" \
  210. "ramdisk_addr=fff20000\0" \
  211. "kozio=bootm ffc60000\0" \
  212. ""
  213. #define CONFIG_USB_OHCI
  214. #define CONFIG_USB_STORAGE
  215. /* Partitions */
  216. #define CONFIG_MAC_PARTITION
  217. #define CONFIG_DOS_PARTITION
  218. #define CONFIG_ISO_PARTITION
  219. #define CONFIG_SUPPORT_VFAT
  220. /*
  221. * Commands additional to the ones defined in amcc-common.h
  222. */
  223. #define CONFIG_CMD_DTT
  224. #define CONFIG_CMD_NAND
  225. #define CONFIG_CMD_USB
  226. /*
  227. * No NOR on Acadia when NAND-booting
  228. */
  229. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  230. #undef CONFIG_CMD_FLASH
  231. #undef CONFIG_CMD_IMLS
  232. #endif
  233. /*-----------------------------------------------------------------------
  234. * NAND FLASH
  235. *----------------------------------------------------------------------*/
  236. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  237. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  238. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  239. /*-----------------------------------------------------------------------
  240. * External Bus Controller (EBC) Setup
  241. *----------------------------------------------------------------------*/
  242. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  243. #define CONFIG_SYS_NAND_CS 3
  244. /* Memory Bank 0 (Flash) initialization */
  245. #define CONFIG_SYS_EBC_PB0AP 0x03337200
  246. #define CONFIG_SYS_EBC_PB0CR 0xfe0bc000
  247. /* Memory Bank 3 (NAND-FLASH) initialization */
  248. #define CONFIG_SYS_EBC_PB3AP 0x018003c0
  249. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  250. /* Just initial configuration for CRAM. Will be changed in memory.c to sync mode*/
  251. /* Memory Bank 1 (CRAM) initialization */
  252. #define CONFIG_SYS_EBC_PB1AP 0x030400c0
  253. #define CONFIG_SYS_EBC_PB1CR 0x000bc000
  254. /* Memory Bank 2 (CRAM) initialization */
  255. #define CONFIG_SYS_EBC_PB2AP 0x030400c0
  256. #define CONFIG_SYS_EBC_PB2CR 0x020bc000
  257. #else
  258. #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
  259. /* Memory Bank 0 (NAND-FLASH) initialization */
  260. #define CONFIG_SYS_EBC_PB0AP 0x018003c0
  261. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  262. /*
  263. * When NAND-booting the CRAM EBC setup must be done in sync mode, since the
  264. * NAND-SPL already initialized the CRAM and EBC to sync mode.
  265. */
  266. /* Memory Bank 1 (CRAM) initialization */
  267. #define CONFIG_SYS_EBC_PB1AP 0x9C0201C0
  268. #define CONFIG_SYS_EBC_PB1CR 0x000bc000
  269. /* Memory Bank 2 (CRAM) initialization */
  270. #define CONFIG_SYS_EBC_PB2AP 0x9C0201C0
  271. #define CONFIG_SYS_EBC_PB2CR 0x020bc000
  272. #endif
  273. /* Memory Bank 4 (CPLD) initialization */
  274. #define CONFIG_SYS_EBC_PB4AP 0x04006000
  275. #define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_CPLD_BASE | 0x18000)
  276. #define CONFIG_SYS_EBC_CFG 0xf8400000
  277. /*-----------------------------------------------------------------------
  278. * GPIO Setup
  279. *----------------------------------------------------------------------*/
  280. #define CONFIG_SYS_GPIO_CRAM_CLK 8
  281. #define CONFIG_SYS_GPIO_CRAM_WAIT 9 /* GPIO-In */
  282. #define CONFIG_SYS_GPIO_CRAM_ADV 10
  283. #define CONFIG_SYS_GPIO_CRAM_CRE (32 + 21) /* GPIO-Out */
  284. /*-----------------------------------------------------------------------
  285. * Definitions for GPIO_0 setup (PPC405EZ specific)
  286. *
  287. * GPIO0[0-2] - External Bus Controller CS_4 - CS_6 Outputs
  288. * GPIO0[3] - NAND FLASH Controller CE3 (NFCE3) Output
  289. * GPIO0[4] - External Bus Controller Hold Input
  290. * GPIO0[5] - External Bus Controller Priority Input
  291. * GPIO0[6] - External Bus Controller HLDA Output
  292. * GPIO0[7] - External Bus Controller Bus Request Output
  293. * GPIO0[8] - CRAM Clk Output
  294. * GPIO0[9] - External Bus Controller Ready Input
  295. * GPIO0[10] - CRAM Adv Output
  296. * GPIO0[11-24] - NAND Flash Control Data -> Bypasses GPIO when enabled
  297. * GPIO0[25] - External DMA Request Input
  298. * GPIO0[26] - External DMA EOT I/O
  299. * GPIO0[25] - External DMA Ack_n Output
  300. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  301. * GPIO0[28-30] - Trace Outputs / PWM Inputs
  302. * GPIO0[31] - PWM_8 I/O
  303. */
  304. #define CONFIG_SYS_GPIO0_TCR 0xC0A00000
  305. #define CONFIG_SYS_GPIO0_OSRL 0x50004400
  306. #define CONFIG_SYS_GPIO0_OSRH 0x02000055
  307. #define CONFIG_SYS_GPIO0_ISR1L 0x00001000
  308. #define CONFIG_SYS_GPIO0_ISR1H 0x00000055
  309. #define CONFIG_SYS_GPIO0_TSRL 0x02000000
  310. #define CONFIG_SYS_GPIO0_TSRH 0x00000055
  311. /*-----------------------------------------------------------------------
  312. * Definitions for GPIO_1 setup (PPC405EZ specific)
  313. *
  314. * GPIO1[0-6] - PWM_9 to PWM_15 I/O
  315. * GPIO1[7] - PWM_DIV_CLK (Out) / IRQ4 Input
  316. * GPIO1[8] - TS5 Output / DAC_IP_TRIG Input
  317. * GPIO1[9] - TS6 Output / ADC_IP_TRIG Input
  318. * GPIO1[10-12] - UART0 Control Inputs
  319. * GPIO1[13] - UART0_DTR_N Output/IEEE_1588_TS Output/TMRCLK Input
  320. * GPIO1[14] - UART0_RTS_N Output/SPI_SS_2_N Output
  321. * GPIO1[15] - SPI_SS_3_N Output/UART0_RI_N Input
  322. * GPIO1[16] - SPI_SS_1_N Output
  323. * GPIO1[17-20] - Trace Output/External Interrupts IRQ0 - IRQ3 inputs
  324. */
  325. #define CONFIG_SYS_GPIO1_TCR 0xFFFF8414
  326. #define CONFIG_SYS_GPIO1_OSRL 0x40000110
  327. #define CONFIG_SYS_GPIO1_OSRH 0x55455555
  328. #define CONFIG_SYS_GPIO1_ISR1L 0x15555445
  329. #define CONFIG_SYS_GPIO1_ISR1H 0x00000000
  330. #define CONFIG_SYS_GPIO1_TSRL 0x00000000
  331. #define CONFIG_SYS_GPIO1_TSRH 0x00000000
  332. #endif /* __CONFIG_H */