Yukon8220.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * (C) Copyright 2004
  3. * TsiChung Liew, Freescale Software Engineering, Tsi-Chung.Liew@freescale.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC8220 1
  30. #define CONFIG_YUKON8220 1 /* ... on Yukon board */
  31. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  32. #define CONFIG_BAT_RW 1 /* Use common BAT rw code */
  33. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  34. /* Input clock running at 30Mhz, read Hid1 for the CPU multiplier to
  35. determine the CPU speed. */
  36. #define CONFIG_SYS_MPC8220_CLKIN 30000000/* ... running at 30MHz */
  37. #define CONFIG_SYS_MPC8220_SYSPLL_VCO_MULTIPLIER 16 /* VCO multiplier can't be read from any register */
  38. /*
  39. * Serial console configuration
  40. */
  41. /* Define this for PSC console
  42. #define CONFIG_PSC_CONSOLE 1
  43. */
  44. #define CONFIG_EXTUART_CONSOLE 1
  45. #ifdef CONFIG_EXTUART_CONSOLE
  46. # define CONFIG_CONS_INDEX 1
  47. # define CONFIG_SYS_NS16550_SERIAL
  48. # define CONFIG_SYS_NS16550
  49. # define CONFIG_SYS_NS16550_REG_SIZE 1
  50. # define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CPLD_BASE + 0x1008)
  51. # define CONFIG_SYS_NS16550_CLK 18432000
  52. #endif
  53. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  54. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  55. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  56. /*
  57. * BOOTP options
  58. */
  59. #define CONFIG_BOOTP_BOOTFILESIZE
  60. #define CONFIG_BOOTP_BOOTPATH
  61. #define CONFIG_BOOTP_GATEWAY
  62. #define CONFIG_BOOTP_HOSTNAME
  63. /*
  64. * Command line configuration.
  65. */
  66. #include <config_cmd_default.h>
  67. #define CONFIG_CMD_BOOTD
  68. #define CONFIG_CMD_CACHE
  69. #define CONFIG_CMD_DHCP
  70. #define CONFIG_CMD_DIAG
  71. #define CONFIG_CMD_EEPROM
  72. #define CONFIG_CMD_ELF
  73. #define CONFIG_CMD_I2C
  74. #define CONFIG_CMD_NET
  75. #define CONFIG_CMD_NFS
  76. #define CONFIG_CMD_PCI
  77. #define CONFIG_CMD_PING
  78. #define CONFIG_CMD_REGINFO
  79. #define CONFIG_CMD_SDRAM
  80. #define CONFIG_CMD_SNTP
  81. #define CONFIG_MII
  82. /*
  83. * Autobooting
  84. */
  85. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  86. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  87. #define CONFIG_ETHADDR 00:e0:0c:bc:e0:60
  88. #define CONFIG_HAS_ETH1
  89. #define CONFIG_ETH1ADDR 00:e0:0c:bc:e0:61
  90. #define CONFIG_IPADDR 192.162.1.2
  91. #define CONFIG_NETMASK 255.255.255.0
  92. #define CONFIG_SERVERIP 192.162.1.1
  93. #define CONFIG_GATEWAYIP 192.162.1.1
  94. #define CONFIG_HOSTNAME yukon
  95. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  96. /*
  97. * I2C configuration
  98. */
  99. #define CONFIG_HARD_I2C 1
  100. #define CONFIG_SYS_I2C_MODULE 1
  101. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  102. #define CONFIG_SYS_I2C_SLAVE 0x7F
  103. /*
  104. * EEPROM configuration
  105. */
  106. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1011000xb */
  107. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  108. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  109. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  110. /*
  111. #define CONFIG_ENV_IS_IN_EEPROM 1
  112. #define CONFIG_ENV_OFFSET 0
  113. #define CONFIG_ENV_SIZE 256
  114. */
  115. /* If CONFIG_SYS_AMD_BOOT is defined, the the system will boot from AMD.
  116. else undefined it will boot from Intel Strata flash */
  117. #define CONFIG_SYS_AMD_BOOT 1
  118. /*
  119. * Flexbus Chipselect configuration
  120. */
  121. #if defined (CONFIG_SYS_AMD_BOOT)
  122. #define CONFIG_SYS_CS0_BASE 0xfff0
  123. #define CONFIG_SYS_CS0_MASK 0x00080000 /* 512 KB */
  124. #define CONFIG_SYS_CS0_CTRL 0x003f0d40
  125. #define CONFIG_SYS_CS1_BASE 0xfe00
  126. #define CONFIG_SYS_CS1_MASK 0x01000000 /* 16 MB */
  127. #define CONFIG_SYS_CS1_CTRL 0x003f1540
  128. #else
  129. #define CONFIG_SYS_CS0_BASE 0xff00
  130. #define CONFIG_SYS_CS0_MASK 0x01000000 /* 16 MB */
  131. #define CONFIG_SYS_CS0_CTRL 0x003f1540
  132. #define CONFIG_SYS_CS1_BASE 0xfe08
  133. #define CONFIG_SYS_CS1_MASK 0x00080000 /* 512 KB */
  134. #define CONFIG_SYS_CS1_CTRL 0x003f0d40
  135. #endif
  136. #define CONFIG_SYS_CS2_BASE 0xf100
  137. #define CONFIG_SYS_CS2_MASK 0x00040000
  138. #define CONFIG_SYS_CS2_CTRL 0x003f1140
  139. #define CONFIG_SYS_CS3_BASE 0xf200
  140. #define CONFIG_SYS_CS3_MASK 0x00040000
  141. #define CONFIG_SYS_CS3_CTRL 0x003f1100
  142. #define CONFIG_SYS_FLASH0_BASE (CONFIG_SYS_CS0_BASE << 16)
  143. #define CONFIG_SYS_FLASH1_BASE (CONFIG_SYS_CS1_BASE << 16)
  144. #if defined (CONFIG_SYS_AMD_BOOT)
  145. #define CONFIG_SYS_AMD_BASE CONFIG_SYS_FLASH0_BASE
  146. #define CONFIG_SYS_INTEL_BASE CONFIG_SYS_FLASH1_BASE + 0xf00000
  147. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_AMD_BASE
  148. #else
  149. #define CONFIG_SYS_INTEL_BASE CONFIG_SYS_FLASH0_BASE + 0xf00000
  150. #define CONFIG_SYS_AMD_BASE CONFIG_SYS_FLASH1_BASE
  151. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_INTEL_BASE
  152. #endif
  153. #define CONFIG_SYS_CPLD_BASE (CONFIG_SYS_CS2_BASE << 16)
  154. #define CONFIG_SYS_FPGA_BASE (CONFIG_SYS_CS3_BASE << 16)
  155. #define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max num of memory banks */
  156. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  157. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  158. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  159. #define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  160. #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  161. #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  162. #define PHYS_AMD_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */
  163. #define PHYS_INTEL_SECT_SIZE 0x00020000 /* 128 KB sectors (x2) */
  164. #define CONFIG_SYS_FLASH_CHECKSUM
  165. /*
  166. * Environment settings
  167. */
  168. #define CONFIG_ENV_IS_IN_FLASH 1
  169. #if defined (CONFIG_SYS_AMD_BOOT)
  170. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH0_BASE + CONFIG_SYS_CS0_MASK - PHYS_AMD_SECT_SIZE)
  171. #define CONFIG_ENV_SIZE PHYS_AMD_SECT_SIZE
  172. #define CONFIG_ENV_SECT_SIZE PHYS_AMD_SECT_SIZE
  173. #define CONFIG_ENV1_ADDR (CONFIG_SYS_FLASH1_BASE + CONFIG_SYS_CS1_MASK - PHYS_INTEL_SECT_SIZE)
  174. #define CONFIG_ENV1_SIZE PHYS_INTEL_SECT_SIZE
  175. #define CONFIG_ENV1_SECT_SIZE PHYS_INTEL_SECT_SIZE
  176. #else
  177. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH0_BASE + CONFIG_SYS_CS0_MASK - PHYS_INTEL_SECT_SIZE)
  178. #define CONFIG_ENV_SIZE PHYS_INTEL_SECT_SIZE
  179. #define CONFIG_ENV_SECT_SIZE PHYS_INTEL_SECT_SIZE
  180. #define CONFIG_ENV1_ADDR (CONFIG_SYS_FLASH1_BASE + CONFIG_SYS_CS1_MASK - PHYS_AMD_SECT_SIZE)
  181. #define CONFIG_ENV1_SIZE PHYS_AMD_SECT_SIZE
  182. #define CONFIG_ENV1_SECT_SIZE PHYS_AMD_SECT_SIZE
  183. #endif
  184. #define CONFIG_ENV_OVERWRITE 1
  185. #if defined CONFIG_ENV_IS_IN_FLASH
  186. #undef CONFIG_ENV_IS_IN_NVRAM
  187. #undef CONFIG_ENV_IS_IN_EEPROM
  188. #elif defined CONFIG_ENV_IS_IN_NVRAM
  189. #undef CONFIG_ENV_IS_IN_FLASH
  190. #undef CONFIG_ENV_IS_IN_EEPROM
  191. #elif defined CONFIG_ENV_IS_IN_EEPROM
  192. #undef CONFIG_ENV_IS_IN_NVRAM
  193. #undef CONFIG_ENV_IS_IN_FLASH
  194. #endif
  195. #ifndef CONFIG_SYS_JFFS2_FIRST_SECTOR
  196. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 0
  197. #endif
  198. #ifndef CONFIG_SYS_JFFS2_FIRST_BANK
  199. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  200. #endif
  201. #ifndef CONFIG_SYS_JFFS2_NUM_BANKS
  202. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  203. #endif
  204. #define CONFIG_SYS_JFFS2_LAST_BANK (CONFIG_SYS_JFFS2_FIRST_BANK + CONFIG_SYS_JFFS2_NUM_BANKS - 1)
  205. /*
  206. * Memory map
  207. */
  208. #define CONFIG_SYS_MBAR 0xF0000000
  209. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  210. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  211. #define CONFIG_SYS_SRAM_BASE (CONFIG_SYS_MBAR + 0x20000)
  212. #define CONFIG_SYS_SRAM_SIZE 0x8000
  213. /* Use SRAM until RAM will be available */
  214. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MBAR + 0x20000)
  215. #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in DPRAM */
  216. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  217. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  218. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  219. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  220. # define CONFIG_SYS_RAMBOOT 1
  221. #endif
  222. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  223. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  224. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  225. /* SDRAM configuration */
  226. #define CONFIG_SYS_SDRAM_TOTAL_BANKS 2
  227. #define CONFIG_SYS_SDRAM_SPD_I2C_ADDR 0x51 /* 7bit */
  228. #define CONFIG_SYS_SDRAM_SPD_SIZE 0x40
  229. #define CONFIG_SYS_SDRAM_CAS_LATENCY 4 /* (CL=2)x2 */
  230. /* SDRAM drive strength register */
  231. #define CONFIG_SYS_SDRAM_DRIVE_STRENGTH ((DRIVE_STRENGTH_LOW << SDRAMDS_SBE_SHIFT) | \
  232. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBC_SHIFT) | \
  233. (DRIVE_STRENGTH_LOW << SDRAMDS_SBA_SHIFT) | \
  234. (DRIVE_STRENGTH_OFF << SDRAMDS_SBS_SHIFT) | \
  235. (DRIVE_STRENGTH_LOW << SDRAMDS_SBD_SHIFT))
  236. /*
  237. * Ethernet configuration
  238. */
  239. #define CONFIG_MPC8220_FEC 1
  240. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  241. #define CONFIG_PHY_ADDR 0x18
  242. /*
  243. * Miscellaneous configurable options
  244. */
  245. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  246. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  247. #if defined(CONFIG_CMD_KGDB)
  248. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  249. #else
  250. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  251. #endif
  252. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  253. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  254. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  255. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  256. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  257. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  258. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  259. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8220 CPUs */
  260. #if defined(CONFIG_CMD_KGDB)
  261. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  262. #endif
  263. /*
  264. * Various low-level settings
  265. */
  266. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  267. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  268. #endif /* __CONFIG_H */