Total5200.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@freescale.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * Check valid setting of revision define.
  30. * Total5100 and Total5200 Rev.1 are identical except for the processor.
  31. */
  32. #if (CONFIG_TOTAL5200_REV!=1 && CONFIG_TOTAL5200_REV!=2)
  33. #error CONFIG_TOTAL5200_REV must be 1 or 2
  34. #endif
  35. /*
  36. * High Level Configuration Options
  37. * (easy to change)
  38. */
  39. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  40. #define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
  41. #define CONFIG_TOTAL5200 1 /* ... on Total5200 board */
  42. /*
  43. * Valid values for CONFIG_SYS_TEXT_BASE are:
  44. * 0xFFF00000 boot high (standard configuration)
  45. * 0xFE000000 boot low
  46. * 0x00100000 boot from RAM (for testing only)
  47. */
  48. #ifndef CONFIG_SYS_TEXT_BASE
  49. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  50. #endif
  51. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  52. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  53. /*
  54. * Serial console configuration
  55. */
  56. #define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
  57. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  58. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  59. /*
  60. * Video console
  61. */
  62. #define CONFIG_VIDEO
  63. #define CONFIG_VIDEO_SED13806
  64. #define CONFIG_VIDEO_SED13806_16BPP
  65. #define CONFIG_CFB_CONSOLE
  66. #define CONFIG_VIDEO_LOGO
  67. /* #define CONFIG_VIDEO_BMP_LOGO */
  68. #define CONFIG_CONSOLE_EXTRA_INFO
  69. #define CONFIG_VGA_AS_SINGLE_DEVICE
  70. #define CONFIG_VIDEO_SW_CURSOR
  71. #define CONFIG_SPLASH_SCREEN
  72. /*
  73. * PCI Mapping:
  74. * 0x40000000 - 0x4fffffff - PCI Memory
  75. * 0x50000000 - 0x50ffffff - PCI IO Space
  76. */
  77. #define CONFIG_PCI 1
  78. #define CONFIG_PCI_PNP 1
  79. #define CONFIG_PCI_SCAN_SHOW 1
  80. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  81. #define CONFIG_PCI_MEM_BUS 0x40000000
  82. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  83. #define CONFIG_PCI_MEM_SIZE 0x10000000
  84. #define CONFIG_PCI_IO_BUS 0x50000000
  85. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  86. #define CONFIG_PCI_IO_SIZE 0x01000000
  87. #define CONFIG_MII 1
  88. #define CONFIG_EEPRO100 1
  89. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  90. #define CONFIG_NS8382X 1
  91. /* Partitions */
  92. #define CONFIG_MAC_PARTITION
  93. #define CONFIG_DOS_PARTITION
  94. /* USB */
  95. #define CONFIG_USB_OHCI
  96. #define CONFIG_USB_STORAGE
  97. /*
  98. * BOOTP options
  99. */
  100. #define CONFIG_BOOTP_BOOTFILESIZE
  101. #define CONFIG_BOOTP_BOOTPATH
  102. #define CONFIG_BOOTP_GATEWAY
  103. #define CONFIG_BOOTP_HOSTNAME
  104. /*
  105. * Command line configuration.
  106. */
  107. #include <config_cmd_default.h>
  108. #define CONFIG_CMD_PCI
  109. #define CONFIG_CMD_BMP
  110. #define CONFIG_CMD_EEPROM
  111. #define CONFIG_CMD_FAT
  112. #define CONFIG_CMD_I2C
  113. #define CONFIG_CMD_IDE
  114. #define CONFIG_CMD_PING
  115. #define CONFIG_CMD_USB
  116. #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low */
  117. # define CONFIG_SYS_LOWBOOT 1
  118. #endif
  119. /*
  120. * Autobooting
  121. */
  122. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  123. #define CONFIG_PREBOOT \
  124. "setenv stdout serial;setenv stderr serial;" \
  125. "echo;" \
  126. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  127. "echo"
  128. #undef CONFIG_BOOTARGS
  129. #define CONFIG_EXTRA_ENV_SETTINGS \
  130. "netdev=eth0\0" \
  131. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  132. "nfsroot=${serverip}:${rootpath}\0" \
  133. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  134. "addip=setenv bootargs ${bootargs} " \
  135. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  136. ":${hostname}:${netdev}:off panic=1\0" \
  137. "flash_nfs=run nfsargs addip;" \
  138. "bootm ${kernel_addr}\0" \
  139. "flash_self=run ramargs addip;" \
  140. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  141. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  142. "rootpath=/opt/eldk/ppc_82xx\0" \
  143. "bootfile=/tftpboot/MPC5200/uImage\0" \
  144. ""
  145. #define CONFIG_BOOTCOMMAND "run flash_self"
  146. /*
  147. * IPB Bus clocking configuration.
  148. */
  149. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  150. /*
  151. * I2C configuration
  152. */
  153. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  154. #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
  155. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  156. #define CONFIG_SYS_I2C_SLAVE 0x7F
  157. /*
  158. * EEPROM configuration
  159. */
  160. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  161. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  162. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  163. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  164. /*
  165. * Flash configuration
  166. */
  167. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  168. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  169. #if CONFIG_TOTAL5200_REV==2
  170. # define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max num of flash banks */
  171. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS5_START, CONFIG_SYS_CS4_START, CONFIG_SYS_BOOTCS_START }
  172. #else
  173. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  174. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
  175. #endif
  176. #define CONFIG_SYS_FLASH_EMPTY_INFO
  177. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  178. #if CONFIG_TOTAL5200_REV==1
  179. # define CONFIG_SYS_FLASH_BASE 0xFE000000
  180. # define CONFIG_SYS_FLASH_SIZE 0x02000000
  181. #elif CONFIG_TOTAL5200_REV==2
  182. # define CONFIG_SYS_FLASH_BASE 0xFA000000
  183. # define CONFIG_SYS_FLASH_SIZE 0x06000000
  184. #endif /* CONFIG_TOTAL5200_REV */
  185. #if defined(CONFIG_SYS_LOWBOOT)
  186. # define CONFIG_ENV_ADDR 0xFE040000
  187. #else /* CONFIG_SYS_LOWBOOT */
  188. # define CONFIG_ENV_ADDR 0xFFF40000
  189. #endif /* CONFIG_SYS_LOWBOOT */
  190. /*
  191. * Environment settings
  192. */
  193. #define CONFIG_ENV_IS_IN_FLASH 1
  194. #define CONFIG_ENV_SIZE 0x40000
  195. #define CONFIG_ENV_SECT_SIZE 0x40000
  196. #define CONFIG_ENV_OVERWRITE 1
  197. /*
  198. * Memory map
  199. */
  200. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  201. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  202. #define CONFIG_SYS_MBAR 0xF0000000 /* 64 kB */
  203. #define CONFIG_SYS_FPGA_BASE 0xF0010000 /* 64 kB */
  204. #define CONFIG_SYS_CPLD_BASE 0xF0020000 /* 64 kB */
  205. #define CONFIG_SYS_LCD_BASE 0xF1000000 /* 4096 kB */
  206. /* Use SRAM until RAM will be available */
  207. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  208. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  209. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  210. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  211. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  212. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  213. # define CONFIG_SYS_RAMBOOT 1
  214. #endif
  215. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  216. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  217. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  218. /*
  219. * Ethernet configuration
  220. */
  221. #define CONFIG_MPC5xxx_FEC 1
  222. #define CONFIG_MPC5xxx_FEC_SEVENWIRE
  223. /* dummy, 7-wire FEC does not have phy address */
  224. #define CONFIG_PHY_ADDR 0x00
  225. /*
  226. * GPIO configuration
  227. *
  228. * CS1: SDRAM CS1 disabled, gpio_wkup_6 enabled 0
  229. * Reserved 0
  230. * ALTs: CAN1/2 on PSC2, SPI on PSC3 00
  231. * CS7: Interrupt GPIO on PSC3_5 0
  232. * CS8: Interrupt GPIO on PSC3_4 0
  233. * ATA: reset default, changed in ATA driver 00
  234. * IR_USB_CLK: IrDA/USB 48MHz clock gen. int., pin is GPIO 0
  235. * IRDA: reset default, changed in IrDA driver 000
  236. * ETHER: reset default, changed in Ethernet driver 0000
  237. * PCI_DIS: reset default, changed in PCI driver 0
  238. * USB_SE: reset default, changed in USB driver 0
  239. * USB: reset default, changed in USB driver 00
  240. * PSC3: SPI and UART functionality without CD 1100
  241. * Reserved 0
  242. * PSC2: CAN1/2 001
  243. * Reserved 0
  244. * PSC1: reset default, changed in AC'97 driver 000
  245. *
  246. */
  247. #define CONFIG_SYS_GPS_PORT_CONFIG 0x00000C10
  248. /*
  249. * Miscellaneous configurable options
  250. */
  251. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  252. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  253. #if defined(CONFIG_CMD_KGDB)
  254. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  255. #else
  256. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  257. #endif
  258. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  259. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  260. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  261. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  262. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  263. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  264. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  265. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  266. #if defined(CONFIG_CMD_KGDB)
  267. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  268. #endif
  269. /*
  270. * Various low-level settings
  271. */
  272. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  273. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  274. #if CONFIG_TOTAL5200_REV==1
  275. # define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  276. # define CONFIG_SYS_BOOTCS_SIZE 0x02000000 /* 32 MB */
  277. # define CONFIG_SYS_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
  278. # define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  279. # define CONFIG_SYS_CS0_SIZE 0x02000000 /* 32 MB */
  280. #else
  281. # define CONFIG_SYS_BOOTCS_START (CONFIG_SYS_CS4_START + CONFIG_SYS_CS4_SIZE)
  282. # define CONFIG_SYS_BOOTCS_SIZE 0x02000000 /* 32 MB */
  283. # define CONFIG_SYS_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
  284. # define CONFIG_SYS_CS4_START (CONFIG_SYS_CS5_START + CONFIG_SYS_CS5_SIZE)
  285. # define CONFIG_SYS_CS4_SIZE 0x02000000 /* 32 MB */
  286. # define CONFIG_SYS_CS4_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
  287. # define CONFIG_SYS_CS5_START CONFIG_SYS_FLASH_BASE
  288. # define CONFIG_SYS_CS5_SIZE 0x02000000 /* 32 MB */
  289. # define CONFIG_SYS_CS5_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
  290. #endif
  291. #define CONFIG_SYS_CS1_START CONFIG_SYS_FPGA_BASE
  292. #define CONFIG_SYS_CS1_SIZE 0x00010000 /* 64 kB */
  293. #define CONFIG_SYS_CS1_CFG 0x0019FF00 /* 25WS, MX, AL, AA, CE, AS_25, DS_32 */
  294. #define CONFIG_SYS_CS2_START CONFIG_SYS_LCD_BASE
  295. #define CONFIG_SYS_CS2_SIZE 0x00400000 /* 4096 kB */
  296. #define CONFIG_SYS_CS2_CFG 0x0032FD0C /* 50WS, MX, AL, AA, CE, AS_25, DS_16, endian swapping */
  297. #if CONFIG_TOTAL5200_REV==1
  298. # define CONFIG_SYS_CS3_START CONFIG_SYS_CPLD_BASE
  299. # define CONFIG_SYS_CS3_SIZE 0x00010000 /* 64 kB */
  300. # define CONFIG_SYS_CS3_CFG 0x000ADF00 /* 10WS, MX, AL, CE, AS_25, DS_32 */
  301. #else
  302. # define CONFIG_SYS_CS3_START CONFIG_SYS_CPLD_BASE
  303. # define CONFIG_SYS_CS3_SIZE 0x00010000 /* 64 kB */
  304. # define CONFIG_SYS_CS3_CFG 0x000AD800 /* 10WS, MX, AL, CE, AS_24, DS_8 */
  305. #endif
  306. #define CONFIG_SYS_CS_BURST 0x00000000
  307. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  308. /*-----------------------------------------------------------------------
  309. * USB stuff
  310. *-----------------------------------------------------------------------
  311. */
  312. #define CONFIG_USB_CLOCK 0x0001BBBB
  313. #define CONFIG_USB_CONFIG 0x00001000
  314. /*-----------------------------------------------------------------------
  315. * IDE/ATA stuff Supports IDE harddisk
  316. *-----------------------------------------------------------------------
  317. */
  318. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  319. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  320. #undef CONFIG_IDE_LED /* LED for ide not supported */
  321. #define CONFIG_IDE_RESET /* reset for ide supported */
  322. #define CONFIG_IDE_PREINIT
  323. #define CONFIG_SYS_ATA_CS_ON_I2C2
  324. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  325. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  326. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  327. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  328. /* Offset for data I/O */
  329. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  330. /* Offset for normal register accesses */
  331. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  332. /* Offset for alternate registers */
  333. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  334. /* Interval between registers */
  335. #define CONFIG_SYS_ATA_STRIDE 4
  336. #endif /* __CONFIG_H */