TQM8260.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * Imported from global configuration:
  30. * CONFIG_MPC8255
  31. * CONFIG_MPC8265
  32. * CONFIG_200MHz
  33. * CONFIG_266MHz
  34. * CONFIG_300MHz
  35. * CONFIG_L2_CACHE
  36. * CONFIG_BUSMODE_60x
  37. */
  38. /*
  39. * High Level Configuration Options
  40. * (easy to change)
  41. */
  42. #define CONFIG_SYS_TEXT_BASE 0x40000000
  43. #define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
  44. #if 0
  45. #define CONFIG_TQM8260 100 /* ...on a TQM8260 module Rev.100 */
  46. #else
  47. #define CONFIG_TQM8260 200 /* ...on a TQM8260 module Rev.200 */
  48. #endif
  49. #define CONFIG_CPM2 1 /* Has a CPM2 */
  50. #define CONFIG_82xx_CONS_SMC1 1 /* console on SMC1 */
  51. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  52. #define CONFIG_BOOTCOUNT_LIMIT
  53. #define CONFIG_BAUDRATE 115200
  54. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  55. #undef CONFIG_BOOTARGS
  56. #define CONFIG_EXTRA_ENV_SETTINGS \
  57. "netdev=eth0\0" \
  58. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  59. "nfsroot=${serverip}:${rootpath}\0" \
  60. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  61. "addip=setenv bootargs ${bootargs} " \
  62. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  63. ":${hostname}:${netdev}:off panic=1\0" \
  64. "flash_nfs=run nfsargs addip;" \
  65. "bootm ${kernel_addr}\0" \
  66. "flash_self=run ramargs addip;" \
  67. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  68. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  69. "rootpath=/opt/eldk/ppc_6xx\0" \
  70. "bootfile=tqm8260/uImage\0" \
  71. "kernel_addr=400C0000\0" \
  72. "ramdisk_addr=40240000\0" \
  73. ""
  74. #define CONFIG_BOOTCOMMAND "run flash_self"
  75. /* enable I2C and select the hardware/software driver */
  76. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  77. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  78. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  79. #define CONFIG_SYS_I2C_SLAVE 0x7F
  80. /*
  81. * Software (bit-bang) I2C driver configuration
  82. */
  83. /* TQM8260 Rev.100 has the clock and data pins swapped (!!!) on EEPROM */
  84. #if (CONFIG_TQM8260 <= 100)
  85. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  86. #define I2C_ACTIVE (iop->pdir |= 0x00020000)
  87. #define I2C_TRISTATE (iop->pdir &= ~0x00020000)
  88. #define I2C_READ ((iop->pdat & 0x00020000) != 0)
  89. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00020000; \
  90. else iop->pdat &= ~0x00020000
  91. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00010000; \
  92. else iop->pdat &= ~0x00010000
  93. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  94. #else
  95. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  96. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  97. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  98. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  99. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  100. else iop->pdat &= ~0x00010000
  101. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  102. else iop->pdat &= ~0x00020000
  103. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  104. #endif
  105. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  106. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  107. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  108. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  109. #define CONFIG_I2C_X
  110. /*
  111. * select serial console configuration
  112. *
  113. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  114. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  115. * for SCC).
  116. *
  117. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  118. * defined elsewhere (for example, on the cogent platform, there are serial
  119. * ports on the motherboard which are used for the serial console - see
  120. * cogent/cma101/serial.[ch]).
  121. */
  122. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  123. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  124. #undef CONFIG_CONS_NONE /* define if console on something else*/
  125. #ifdef CONFIG_82xx_CONS_SMC1
  126. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  127. #endif
  128. #ifdef CONFIG_82xx_CONS_SMC2
  129. #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
  130. #endif
  131. #undef CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  132. #define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */
  133. #define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9 */
  134. /*
  135. * select ethernet configuration
  136. *
  137. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  138. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  139. * for FCC)
  140. *
  141. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  142. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  143. *
  144. * (On TQM8260 either SCC1 or FCC2 may be chosen: SCC1 is hardwired to the
  145. * X.29 connector, and FCC2 is hardwired to the X.1 connector)
  146. */
  147. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  148. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  149. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  150. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  151. #if defined(CONFIG_ETHER_ON_SCC) && (CONFIG_ETHER_INDEX == 1)
  152. /*
  153. * - RX clk is CLK11
  154. * - TX clk is CLK12
  155. */
  156. # define CONFIG_SYS_CMXSCR_VALUE1 (CMXSCR_RS1CS_CLK11 | CMXSCR_TS1CS_CLK12)
  157. #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  158. /*
  159. * - Rx-CLK is CLK13
  160. * - Tx-CLK is CLK14
  161. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  162. * - Enable Full Duplex in FSMR
  163. */
  164. # define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  165. # define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  166. # define CONFIG_SYS_CPMFCR_RAMTYPE 0
  167. # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  168. #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
  169. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  170. #if defined(CONFIG_MPC8255) || defined(CONFIG_MPC8265)
  171. # define CONFIG_8260_CLKIN 66666666 /* in Hz */
  172. #else /* !CONFIG_MPC8255 && !CONFIG_MPC8265 */
  173. # ifndef CONFIG_300MHz
  174. # define CONFIG_8260_CLKIN 66666666 /* in Hz */
  175. # else
  176. # define CONFIG_8260_CLKIN 83333000 /* in Hz */
  177. # endif
  178. #endif /* CONFIG_MPC8255 */
  179. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  180. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  181. #undef CONFIG_WATCHDOG /* watchdog disabled */
  182. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  183. /*
  184. * BOOTP options
  185. */
  186. #define CONFIG_BOOTP_SUBNETMASK
  187. #define CONFIG_BOOTP_GATEWAY
  188. #define CONFIG_BOOTP_HOSTNAME
  189. #define CONFIG_BOOTP_BOOTPATH
  190. #define CONFIG_BOOTP_BOOTFILESIZE
  191. /*
  192. * Command line configuration.
  193. */
  194. #include <config_cmd_default.h>
  195. #define CONFIG_CMD_DHCP
  196. #define CONFIG_CMD_I2C
  197. #define CONFIG_CMD_EEPROM
  198. #define CONFIG_CMD_NFS
  199. #define CONFIG_CMD_SNTP
  200. /*
  201. * Miscellaneous configurable options
  202. */
  203. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  204. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  205. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  206. #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
  207. #ifdef CONFIG_SYS_HUSH_PARSER
  208. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  209. #endif
  210. #if defined(CONFIG_CMD_KGDB)
  211. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  212. #else
  213. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  214. #endif
  215. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  216. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  217. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  218. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  219. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  220. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  221. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  222. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  223. #define CONFIG_SYS_RESET_ADDRESS 0xFFFFFFFC /* "bad" address */
  224. /*
  225. * For booting Linux, the board info and command line data
  226. * have to be in the first 8 MB of memory, since this is
  227. * the maximum mapped by the Linux kernel during initialization.
  228. */
  229. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  230. /* What should the base address of the main FLASH be and how big is
  231. * it (in MBytes)? This must contain CONFIG_SYS_TEXT_BASE from board/tqm8260/config.mk
  232. * The main FLASH is whichever is connected to *CS0.
  233. */
  234. #define CONFIG_SYS_FLASH0_BASE 0x40000000
  235. #define CONFIG_SYS_FLASH1_BASE 0x60000000
  236. #define CONFIG_SYS_FLASH0_SIZE 32
  237. #define CONFIG_SYS_FLASH1_SIZE 32
  238. /* Flash bank size (for preliminary settings)
  239. */
  240. #define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
  241. /*-----------------------------------------------------------------------
  242. * FLASH organization
  243. */
  244. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  245. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  246. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  247. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  248. /* use CFI flash driver */
  249. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  250. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  251. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  252. #define CONFIG_SYS_FLASH_EMPTY_INFO 1
  253. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  254. #define CONFIG_ENV_IS_IN_FLASH 1
  255. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  256. #define CONFIG_ENV_SIZE 0x08000
  257. #define CONFIG_ENV_SECT_SIZE 0x40000
  258. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  259. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  260. /*-----------------------------------------------------------------------
  261. * Hardware Information Block
  262. */
  263. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  264. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  265. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  266. /*-----------------------------------------------------------------------
  267. * Hard Reset Configuration Words
  268. *
  269. * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
  270. * defines for the various registers affected by the HRCW e.g. changing
  271. * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
  272. */
  273. #define __HRCW__ALL__ (HRCW_CIP | HRCW_ISB111 | HRCW_BMS)
  274. #if defined(CONFIG_MPC8255) || defined(CONFIG_MPC8265)
  275. # define CONFIG_SYS_HRCW_MASTER (__HRCW__ALL__ | HRCW_MODCK_H0111)
  276. #else /* ! MPC8255 && !MPC8265 */
  277. # if defined(CONFIG_266MHz)
  278. # define CONFIG_SYS_HRCW_MASTER (__HRCW__ALL__ | HRCW_MODCK_H0111)
  279. # elif defined(CONFIG_300MHz)
  280. # define CONFIG_SYS_HRCW_MASTER (__HRCW__ALL__ | HRCW_MODCK_H0110)
  281. # else
  282. # define CONFIG_SYS_HRCW_MASTER (__HRCW__ALL__)
  283. # endif
  284. #endif /* CONFIG_MPC8255 */
  285. /* no slaves so just fill with zeros */
  286. #define CONFIG_SYS_HRCW_SLAVE1 0
  287. #define CONFIG_SYS_HRCW_SLAVE2 0
  288. #define CONFIG_SYS_HRCW_SLAVE3 0
  289. #define CONFIG_SYS_HRCW_SLAVE4 0
  290. #define CONFIG_SYS_HRCW_SLAVE5 0
  291. #define CONFIG_SYS_HRCW_SLAVE6 0
  292. #define CONFIG_SYS_HRCW_SLAVE7 0
  293. /*-----------------------------------------------------------------------
  294. * Internal Memory Mapped Register
  295. */
  296. #define CONFIG_SYS_IMMR 0xFFF00000
  297. /*-----------------------------------------------------------------------
  298. * Definitions for initial stack pointer and data area (in DPRAM)
  299. */
  300. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  301. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
  302. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  303. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  304. /*-----------------------------------------------------------------------
  305. * Start addresses for the final memory configuration
  306. * (Set up by the startup code)
  307. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  308. *
  309. * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE, local SDRAM
  310. * is mapped at SDRAM_BASE2_PRELIM.
  311. */
  312. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  313. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
  314. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  315. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  316. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc()*/
  317. /*-----------------------------------------------------------------------
  318. * Cache Configuration
  319. */
  320. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  321. #if defined(CONFIG_CMD_KGDB)
  322. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  323. #endif
  324. /*-----------------------------------------------------------------------
  325. * HIDx - Hardware Implementation-dependent Registers 2-11
  326. *-----------------------------------------------------------------------
  327. * HID0 also contains cache control - initially enable both caches and
  328. * invalidate contents, then the final state leaves only the instruction
  329. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  330. * but Soft reset does not.
  331. *
  332. * HID1 has only read-only information - nothing to set.
  333. */
  334. #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  335. HID0_IFEM|HID0_ABE)
  336. #define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE)
  337. #define CONFIG_SYS_HID2 0
  338. /*-----------------------------------------------------------------------
  339. * RMR - Reset Mode Register 5-5
  340. *-----------------------------------------------------------------------
  341. * turn on Checkstop Reset Enable
  342. */
  343. #define CONFIG_SYS_RMR RMR_CSRE
  344. /*-----------------------------------------------------------------------
  345. * BCR - Bus Configuration 4-25
  346. *-----------------------------------------------------------------------
  347. */
  348. #ifdef CONFIG_BUSMODE_60x
  349. #define CONFIG_SYS_BCR (BCR_EBM|BCR_L2C|BCR_LETM|\
  350. BCR_NPQM0|BCR_NPQM1|BCR_NPQM2) /* 60x mode */
  351. #else
  352. #define BCR_APD01 0x10000000
  353. #define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
  354. #endif
  355. /*-----------------------------------------------------------------------
  356. * SIUMCR - SIU Module Configuration 4-31
  357. *-----------------------------------------------------------------------
  358. */
  359. #if 0
  360. #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
  361. #else
  362. #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10)
  363. #endif
  364. /*-----------------------------------------------------------------------
  365. * SYPCR - System Protection Control 4-35
  366. * SYPCR can only be written once after reset!
  367. *-----------------------------------------------------------------------
  368. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  369. */
  370. #if defined(CONFIG_WATCHDOG)
  371. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  372. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  373. #else
  374. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  375. SYPCR_SWRI|SYPCR_SWP)
  376. #endif /* CONFIG_WATCHDOG */
  377. /*-----------------------------------------------------------------------
  378. * TMCNTSC - Time Counter Status and Control 4-40
  379. *-----------------------------------------------------------------------
  380. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  381. * and enable Time Counter
  382. */
  383. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  384. /*-----------------------------------------------------------------------
  385. * PISCR - Periodic Interrupt Status and Control 4-42
  386. *-----------------------------------------------------------------------
  387. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  388. * Periodic timer
  389. */
  390. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  391. /*-----------------------------------------------------------------------
  392. * SCCR - System Clock Control 9-8
  393. *-----------------------------------------------------------------------
  394. * Ensure DFBRG is Divide by 16
  395. */
  396. #define CONFIG_SYS_SCCR 0
  397. /*-----------------------------------------------------------------------
  398. * RCCR - RISC Controller Configuration 13-7
  399. *-----------------------------------------------------------------------
  400. */
  401. #define CONFIG_SYS_RCCR 0
  402. /*
  403. * Init Memory Controller:
  404. *
  405. * Bank Bus Machine PortSz Device
  406. * ---- --- ------- ------ ------
  407. * 0 60x GPCM 64 bit FLASH
  408. * 1 60x SDRAM 64 bit SDRAM
  409. * 2 Local SDRAM 32 bit SDRAM
  410. *
  411. */
  412. /* Initialize SDRAM on local bus
  413. */
  414. #define CONFIG_SYS_INIT_LOCAL_SDRAM
  415. #define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  416. /* Minimum mask to separate preliminary
  417. * address ranges for CS[0:2]
  418. */
  419. #define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (512<<20) /* less than 512 MB */
  420. #define CONFIG_SYS_LOCAL_SDRAM_LIMIT (128<<20) /* less than 128 MB */
  421. #define CONFIG_SYS_MPTPR 0x4000
  422. /*-----------------------------------------------------------------------------
  423. * Address for Mode Register Set (MRS) command
  424. *-----------------------------------------------------------------------------
  425. * In fact, the address is rather configuration data presented to the SDRAM on
  426. * its address lines. Because the address lines may be mux'ed externally either
  427. * for 8 column or 9 column devices, some bits appear twice in the 8260's
  428. * address:
  429. *
  430. * | (RFU) | (RFU) | WBL | TM | CL | BT | Burst Length |
  431. * | BA1 BA0 | A12 : A10 | A9 | A8 A7 | A6 : A4 | A3 | A2 : A0 |
  432. * 8 columns mux'ing: | A9 | A10 A21 | A22 : A24 | A25 | A26 : A28 |
  433. * 9 columns mux'ing: | A8 | A20 A21 | A22 : A24 | A25 | A26 : A28 |
  434. * Settings: | 0 | 0 0 | 0 1 0 | 0 | 0 1 0 |
  435. *-----------------------------------------------------------------------------
  436. */
  437. #define CONFIG_SYS_MRS_OFFS 0x00000110
  438. /* Bank 0 - FLASH
  439. */
  440. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
  441. BRx_PS_64 |\
  442. BRx_MS_GPCM_P |\
  443. BRx_V)
  444. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
  445. ORxG_CSNT |\
  446. ORxG_ACS_DIV1 |\
  447. ORxG_SCY_3_CLK |\
  448. ORxG_EHTR |\
  449. ORxG_TRLX)
  450. /* SDRAM on TQM8260 can have either 8 or 9 columns.
  451. * The number affects configuration values.
  452. */
  453. /* Bank 1 - 60x bus SDRAM
  454. */
  455. #define CONFIG_SYS_PSRT 0x20
  456. #define CONFIG_SYS_LSRT 0x20
  457. #ifndef CONFIG_SYS_RAMBOOT
  458. #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
  459. BRx_PS_64 |\
  460. BRx_MS_SDRAM_P |\
  461. BRx_V)
  462. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1_8COL
  463. /* SDRAM initialization values for 8-column chips
  464. */
  465. #define CONFIG_SYS_OR1_8COL ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  466. ORxS_BPD_4 |\
  467. ORxS_ROWST_PBI1_A7 |\
  468. ORxS_NUMR_12)
  469. #define CONFIG_SYS_PSDMR_8COL (PSDMR_PBI |\
  470. PSDMR_SDAM_A15_IS_A5 |\
  471. PSDMR_BSMA_A12_A14 |\
  472. PSDMR_SDA10_PBI1_A8 |\
  473. PSDMR_RFRC_7_CLK |\
  474. PSDMR_PRETOACT_2W |\
  475. PSDMR_ACTTORW_2W |\
  476. PSDMR_LDOTOPRE_1C |\
  477. PSDMR_WRC_2C |\
  478. PSDMR_EAMUX |\
  479. PSDMR_CL_2)
  480. /* SDRAM initialization values for 9-column chips
  481. */
  482. #define CONFIG_SYS_OR1_9COL ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  483. ORxS_BPD_4 |\
  484. ORxS_ROWST_PBI1_A5 |\
  485. ORxS_NUMR_13)
  486. #define CONFIG_SYS_PSDMR_9COL (PSDMR_PBI |\
  487. PSDMR_SDAM_A16_IS_A5 |\
  488. PSDMR_BSMA_A12_A14 |\
  489. PSDMR_SDA10_PBI1_A7 |\
  490. PSDMR_RFRC_7_CLK |\
  491. PSDMR_PRETOACT_2W |\
  492. PSDMR_ACTTORW_2W |\
  493. PSDMR_LDOTOPRE_1C |\
  494. PSDMR_WRC_2C |\
  495. PSDMR_EAMUX |\
  496. PSDMR_CL_2)
  497. /* Bank 2 - Local bus SDRAM
  498. */
  499. #ifdef CONFIG_SYS_INIT_LOCAL_SDRAM
  500. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BRx_BA_MSK) |\
  501. BRx_PS_32 |\
  502. BRx_MS_SDRAM_L |\
  503. BRx_V)
  504. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_8COL
  505. #define SDRAM_BASE2_PRELIM 0x80000000
  506. /* SDRAM initialization values for 8-column chips
  507. */
  508. #define CONFIG_SYS_OR2_8COL ((~(CONFIG_SYS_LOCAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  509. ORxS_BPD_4 |\
  510. ORxS_ROWST_PBI1_A8 |\
  511. ORxS_NUMR_12)
  512. #define CONFIG_SYS_LSDMR_8COL (PSDMR_PBI |\
  513. PSDMR_SDAM_A15_IS_A5 |\
  514. PSDMR_BSMA_A13_A15 |\
  515. PSDMR_SDA10_PBI1_A9 |\
  516. PSDMR_RFRC_7_CLK |\
  517. PSDMR_PRETOACT_2W |\
  518. PSDMR_ACTTORW_2W |\
  519. PSDMR_BL |\
  520. PSDMR_LDOTOPRE_1C |\
  521. PSDMR_WRC_2C |\
  522. PSDMR_CL_2)
  523. /* SDRAM initialization values for 9-column chips
  524. */
  525. #define CONFIG_SYS_OR2_9COL ((~(CONFIG_SYS_LOCAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  526. ORxS_BPD_4 |\
  527. ORxS_ROWST_PBI1_A6 |\
  528. ORxS_NUMR_13)
  529. #define CONFIG_SYS_LSDMR_9COL (PSDMR_PBI |\
  530. PSDMR_SDAM_A16_IS_A5 |\
  531. PSDMR_BSMA_A13_A15 |\
  532. PSDMR_SDA10_PBI1_A8 |\
  533. PSDMR_RFRC_7_CLK |\
  534. PSDMR_PRETOACT_2W |\
  535. PSDMR_ACTTORW_2W |\
  536. PSDMR_BL |\
  537. PSDMR_LDOTOPRE_1C |\
  538. PSDMR_WRC_2C |\
  539. PSDMR_CL_2)
  540. #endif /* CONFIG_SYS_INIT_LOCAL_SDRAM */
  541. #endif /* CONFIG_SYS_RAMBOOT */
  542. #endif /* __CONFIG_H */