TOP5200.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
  6. *
  7. * TOP5200 differences from IceCube:
  8. * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
  9. * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
  10. * 1 SDRAM/DDRAM Bank up to 256 MB
  11. * local VPD I2C Bus is software driven and uses
  12. * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
  13. * FLASH is re-located at 0xff000000
  14. * Internal regs are at 0xf0000000
  15. * Reset jumps to 0x00000100
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  42. #define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
  43. #define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
  44. /*
  45. * allowed and functional CONFIG_SYS_TEXT_BASE values:
  46. * 0xff000000 low boot at 0x00000100 (default board setting)
  47. * 0xfff00000 high boot at 0xfff00100 (board needs modification)
  48. * 0x00100000 RAM load and test
  49. */
  50. #define CONFIG_SYS_TEXT_BASE 0xff000000
  51. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  52. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  53. /*
  54. * Serial console configuration
  55. */
  56. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  57. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  58. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  59. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  60. /*
  61. * PCI Mapping:
  62. * 0x40000000 - 0x4fffffff - PCI Memory
  63. * 0x50000000 - 0x50ffffff - PCI IO Space
  64. */
  65. # define CONFIG_PCI 1
  66. # define CONFIG_PCI_PNP 1
  67. # define CONFIG_PCI_SCAN_SHOW 1
  68. # define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  69. # define CONFIG_PCI_MEM_BUS 0x40000000
  70. # define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  71. # define CONFIG_PCI_MEM_SIZE 0x10000000
  72. # define CONFIG_PCI_IO_BUS 0x50000000
  73. # define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  74. # define CONFIG_PCI_IO_SIZE 0x01000000
  75. #endif
  76. /* USB */
  77. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  78. # define CONFIG_USB_OHCI
  79. # define CONFIG_USB_CLOCK 0x0001bbbb
  80. # if defined (CONFIG_EVAL5200)
  81. # define CONFIG_USB_CONFIG 0x00005100
  82. # else
  83. # define CONFIG_USB_CONFIG 0x00001000
  84. # endif
  85. # define CONFIG_DOS_PARTITION
  86. # define CONFIG_USB_STORAGE
  87. #endif
  88. /* IDE */
  89. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  90. # define CONFIG_DOS_PARTITION
  91. #endif
  92. /*
  93. * BOOTP options
  94. */
  95. #define CONFIG_BOOTP_BOOTFILESIZE
  96. #define CONFIG_BOOTP_BOOTPATH
  97. #define CONFIG_BOOTP_GATEWAY
  98. #define CONFIG_BOOTP_HOSTNAME
  99. /*
  100. * Command line configuration.
  101. */
  102. #include <config_cmd_default.h>
  103. #define CONFIG_CMD_ASKENV
  104. #define CONFIG_CMD_BEDBUG
  105. #define CONFIG_CMD_DATE
  106. #define CONFIG_CMD_DHCP
  107. #define CONFIG_CMD_EEPROM
  108. #define CONFIG_CMD_ELF
  109. #define CONFIG_CMD_I2C
  110. #define CONFIG_CMD_IMMAP
  111. #define CONFIG_CMD_MII
  112. #define CONFIG_CMD_REGINFO
  113. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  114. #define CONFIG_CMD_FAT
  115. #define CONFIG_CMD_IDE
  116. #define CONFIG_CMD_USB
  117. #define CONFIG_CMD_PCI
  118. #endif
  119. /*
  120. * MUST be low boot - HIGHBOOT is not supported anymore
  121. */
  122. #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  123. # define CONFIG_SYS_LOWBOOT 1
  124. # define CONFIG_SYS_LOWBOOT16 1
  125. #else
  126. # error "CONFIG_SYS_TEXT_BASE must be 0xff000000"
  127. #endif
  128. /*
  129. * Autobooting
  130. */
  131. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  132. #define CONFIG_PREBOOT "echo;" \
  133. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  134. "echo"
  135. #undef CONFIG_BOOTARGS
  136. #define CONFIG_EXTRA_ENV_SETTINGS \
  137. "netdev=eth0\0" \
  138. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  139. "nfsroot=${serverip}:${rootpath}\0" \
  140. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  141. "addip=setenv bootargs ${bootargs} " \
  142. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  143. ":${hostname}:${netdev}:off panic=1\0" \
  144. "flash_nfs=run nfsargs addip;" \
  145. "bootm ${kernel_addr}\0" \
  146. "flash_self=run ramargs addip;" \
  147. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  148. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  149. "rootpath=/opt/eldk/ppc_82xx\0" \
  150. "bootfile=/tftpboot/MPC5200/uImage\0" \
  151. ""
  152. #define CONFIG_BOOTCOMMAND "run flash_self"
  153. /*
  154. * IPB Bus clocking configuration.
  155. */
  156. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  157. /*
  158. * I2C configuration
  159. */
  160. /*
  161. * EEPROM configuration
  162. */
  163. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  164. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  165. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  166. #define CONFIG_SYS_EEPROM_SIZE 0x2000
  167. #define CONFIG_ENV_OVERWRITE
  168. #define CONFIG_MISC_INIT_R
  169. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  170. #define CONFIG_SOFT_I2C 1 /* I2C with softwate support */
  171. #if defined (CONFIG_SOFT_I2C)
  172. # define SDA0 0x40
  173. # define SCL0 0x80
  174. # define GPIOE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c00))
  175. # define DDR0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c08))
  176. # define DVO0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c0c))
  177. # define DVI0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c20))
  178. # define ODE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c04))
  179. # define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
  180. # define I2C_READ ((DVI0&SDA0)?1:0)
  181. # define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
  182. # define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
  183. # define I2C_DELAY {udelay(5);}
  184. # define I2C_ACTIVE {DDR0|=SDA0;}
  185. # define I2C_TRISTATE {DDR0&=~SDA0;}
  186. # define CONFIG_SYS_I2C_SPEED 100000
  187. # define CONFIG_SYS_I2C_SLAVE 0x7F
  188. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  189. #define CONFIG_SYS_I2C_FACT_ADDR 0x57
  190. #endif
  191. #if defined (CONFIG_HARD_I2C)
  192. # define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  193. # define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  194. # define CONFIG_SYS_I2C_SLAVE 0x7F
  195. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
  196. #define CONFIG_SYS_I2C_FACT_ADDR 0x54
  197. #endif
  198. /*
  199. * Flash configuration, expect one 16 Megabyte Bank at most
  200. */
  201. #define CONFIG_SYS_FLASH_BASE 0xff000000
  202. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  203. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  204. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0)
  205. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  206. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  207. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  208. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  209. /*
  210. * DRAM configuration - will be read from VPD later... TODO!
  211. */
  212. #if 0
  213. /* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
  214. #define CONFIG_SYS_DRAM_DDR 0
  215. #define CONFIG_SYS_DRAM_EMODE 0
  216. #define CONFIG_SYS_DRAM_MODE 0x008D
  217. #define CONFIG_SYS_DRAM_CONTROL 0x514F0000
  218. #define CONFIG_SYS_DRAM_CONFIG1 0xC2233A00
  219. #define CONFIG_SYS_DRAM_CONFIG2 0x88B70004
  220. #define CONFIG_SYS_DRAM_TAP_DEL 0x08
  221. #define CONFIG_SYS_DRAM_RAM_SIZE 0x19
  222. #endif
  223. #if 1
  224. /* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
  225. #define CONFIG_SYS_DRAM_DDR 0
  226. #define CONFIG_SYS_DRAM_EMODE 0
  227. #define CONFIG_SYS_DRAM_MODE 0x00CD
  228. #define CONFIG_SYS_DRAM_CONTROL 0x514F0000
  229. #define CONFIG_SYS_DRAM_CONFIG1 0xD2333A00
  230. #define CONFIG_SYS_DRAM_CONFIG2 0x8AD70004
  231. #define CONFIG_SYS_DRAM_TAP_DEL 0x08
  232. #define CONFIG_SYS_DRAM_RAM_SIZE 0x19
  233. #endif
  234. /*
  235. * Environment settings
  236. */
  237. #define CONFIG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
  238. #define CONFIG_ENV_OFFSET 0x1000
  239. #define CONFIG_ENV_SIZE 0x0700
  240. /*
  241. * VPD settings
  242. */
  243. #define CONFIG_SYS_FACT_OFFSET 0x1800
  244. #define CONFIG_SYS_FACT_SIZE 0x0800
  245. /*
  246. * Memory map
  247. *
  248. * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
  249. */
  250. #define CONFIG_SYS_MBAR 0xf0000000 /* DO NOT CHANGE this */
  251. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  252. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  253. /* Use SRAM until RAM will be available */
  254. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  255. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  256. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  257. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  258. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  259. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  260. # define CONFIG_SYS_RAMBOOT 1
  261. #endif
  262. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  263. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  264. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  265. /*
  266. * Ethernet configuration
  267. */
  268. #define CONFIG_MPC5xxx_FEC 1
  269. #define CONFIG_MPC5xxx_FEC_MII10 /* Workaround for FEC 100Mbit problem */
  270. #define CONFIG_PHY_ADDR 0x1f
  271. #define CONFIG_PHY_TYPE 0x79c874
  272. /*
  273. * GPIO configuration:
  274. * PSC1,2,3 predefined as UART
  275. * PCI disabled
  276. * Ethernet 100 with MD
  277. */
  278. #define CONFIG_SYS_GPS_PORT_CONFIG 0x00058044
  279. /*
  280. * Miscellaneous configurable options
  281. */
  282. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  283. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  284. #if defined(CONFIG_CMD_KGDB)
  285. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  286. #else
  287. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  288. #endif
  289. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  290. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  291. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  292. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  293. #define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
  294. #define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
  295. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  296. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  297. #if defined(CONFIG_CMD_KGDB)
  298. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  299. #endif
  300. #ifdef CONFIG_EVAL5200 /* M48T08 is available with the Evaluation board only */
  301. #define CONFIG_RTC_MK48T59 1 /* use M48T08 on EVAL5200 */
  302. #define RTC(reg) (0xf0010000+reg)
  303. /* setup CS2 for M48T08. Must MAP 64kB */
  304. #define CONFIG_SYS_CS2_START RTC(0)
  305. #define CONFIG_SYS_CS2_SIZE 0x10000
  306. /* setup CS2 configuration register: */
  307. /* WaitP = 0, WaitX = 4, MX=0, AL=1, AA=1, CE=1 */
  308. /* AS=2, DS=0, Bank=0, WTyp=0, WS=0, RS=0, WO=0, RO=0 */
  309. #define CONFIG_SYS_CS2_CFG 0x00047800
  310. #else
  311. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  312. #endif
  313. /*
  314. * Various low-level settings
  315. */
  316. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  317. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  318. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  319. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  320. #define CONFIG_SYS_BOOTCS_CFG 0x00047801
  321. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  322. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  323. #define CONFIG_SYS_CS_BURST 0x00000000
  324. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  325. #define CONFIG_SYS_RESET_ADDRESS 0x7f000000
  326. /*-----------------------------------------------------------------------
  327. * IDE/ATA stuff Supports IDE harddisk
  328. *-----------------------------------------------------------------------
  329. */
  330. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  331. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  332. #undef CONFIG_IDE_LED /* LED for ide not supported */
  333. #define CONFIG_IDE_RESET 1
  334. #define CONFIG_IDE_PREINIT
  335. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  336. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  337. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  338. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  339. /* Offset for data I/O */
  340. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  341. /* Offset for normal register accesses */
  342. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  343. /* Offset for alternate registers */
  344. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005c)
  345. /* Interval between registers */
  346. #define CONFIG_SYS_ATA_STRIDE 4
  347. #endif /* __CONFIG_H */