PMC440.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
  4. * Based on the sequoia configuration file.
  5. *
  6. * (C) Copyright 2006-2007
  7. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  8. *
  9. * (C) Copyright 2006
  10. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  11. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /************************************************************************
  29. * PMC440.h - configuration for esd PMC440 boards
  30. ***********************************************************************/
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*-----------------------------------------------------------------------
  34. * High Level Configuration Options
  35. *----------------------------------------------------------------------*/
  36. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  37. #define CONFIG_440 1 /* ... PPC440 family */
  38. #define CONFIG_4xx 1 /* ... PPC4xx family */
  39. #ifndef CONFIG_SYS_TEXT_BASE
  40. #define CONFIG_SYS_TEXT_BASE 0xFFF90000
  41. #endif
  42. #define CONFIG_SYS_CLK_FREQ 33333400
  43. #if 0 /* temporary disabled because OS/9 does not like dcache on startup */
  44. #define CONFIG_4xx_DCACHE /* enable dcache */
  45. #endif
  46. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  47. #define CONFIG_MISC_INIT_F 1
  48. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  49. #define CONFIG_BOARD_TYPES 1 /* support board types */
  50. /*-----------------------------------------------------------------------
  51. * Base addresses -- Note these are effective addresses where the
  52. * actual resources get mapped (not physical addresses)
  53. *----------------------------------------------------------------------*/
  54. #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
  55. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 256 kB for malloc() */
  56. #define CONFIG_PRAM 0 /* use pram variable to overwrite */
  57. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  58. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  59. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
  60. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  61. #define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
  62. #define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
  63. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
  64. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
  65. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  66. #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
  67. #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  68. #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  69. #define CONFIG_SYS_PCI_MEMSIZE 0x80000000 /* 2GB! */
  70. #define CONFIG_SYS_USB2D0_BASE 0xe0000100
  71. #define CONFIG_SYS_USB_DEVICE 0xe0000000
  72. #define CONFIG_SYS_USB_HOST 0xe0000400
  73. #define CONFIG_SYS_FPGA_BASE0 0xef000000 /* 32 bit */
  74. #define CONFIG_SYS_FPGA_BASE1 0xef100000 /* 16 bit */
  75. #define CONFIG_SYS_RESET_BASE 0xef200000
  76. /*-----------------------------------------------------------------------
  77. * Initial RAM & stack pointer
  78. *----------------------------------------------------------------------*/
  79. /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
  80. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
  81. #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
  82. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  83. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  84. /*-----------------------------------------------------------------------
  85. * Serial Port
  86. *----------------------------------------------------------------------*/
  87. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  88. #define CONFIG_SYS_NS16550
  89. #define CONFIG_SYS_NS16550_SERIAL
  90. #define CONFIG_SYS_NS16550_REG_SIZE 1
  91. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  92. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  93. #define CONFIG_BAUDRATE 115200
  94. #define CONFIG_SERIAL_MULTI 1
  95. #define CONFIG_SYS_BAUDRATE_TABLE \
  96. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  97. /*-----------------------------------------------------------------------
  98. * Environment
  99. *----------------------------------------------------------------------*/
  100. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  101. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
  102. #else
  103. #define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  104. #define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  105. #endif
  106. /*-----------------------------------------------------------------------
  107. * RTC
  108. *----------------------------------------------------------------------*/
  109. #define CONFIG_RTC_RX8025
  110. /*-----------------------------------------------------------------------
  111. * FLASH related
  112. *----------------------------------------------------------------------*/
  113. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  114. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  115. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  116. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  117. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  118. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  119. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  120. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  121. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
  122. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  123. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  124. #ifdef CONFIG_ENV_IS_IN_FLASH
  125. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  126. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  127. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  128. /* Address and size of Redundant Environment Sector */
  129. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  130. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  131. #endif
  132. #ifdef CONFIG_ENV_IS_IN_EEPROM
  133. #define CONFIG_ENV_OFFSET 0 /* environment starts at the beginning of the EEPROM */
  134. #define CONFIG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
  135. #endif
  136. /*
  137. * IPL (Initial Program Loader, integrated inside CPU)
  138. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  139. *
  140. * SPL (Secondary Program Loader)
  141. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  142. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  143. * controller and the NAND controller so that the special U-Boot image can be
  144. * loaded from NAND to SDRAM.
  145. *
  146. * NUB (NAND U-Boot)
  147. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  148. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  149. *
  150. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  151. * set up. While still running from cache, I experienced problems accessing
  152. * the NAND controller. sr - 2006-08-25
  153. */
  154. #if defined (CONFIG_NAND_U_BOOT)
  155. #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  156. #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  157. #define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
  158. #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  159. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
  160. #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
  161. /*
  162. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  163. */
  164. #define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  165. #define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  166. /*
  167. * Now the NAND chip has to be defined (no autodetection used!)
  168. */
  169. #define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
  170. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  171. #define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
  172. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  173. #undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
  174. #define CONFIG_SYS_NAND_ECCSIZE 256
  175. #define CONFIG_SYS_NAND_ECCBYTES 3
  176. #define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
  177. #define CONFIG_SYS_NAND_OOBSIZE 16
  178. #define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
  179. #define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  180. #endif
  181. #ifdef CONFIG_ENV_IS_IN_NAND
  182. /*
  183. * For NAND booting the environment is embedded in the U-Boot image. Please take
  184. * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
  185. */
  186. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  187. #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
  188. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  189. #endif
  190. /*-----------------------------------------------------------------------
  191. * DDR SDRAM
  192. *----------------------------------------------------------------------*/
  193. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  194. #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
  195. #endif
  196. #define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
  197. /* 440EPx errata CHIP 11 */
  198. /*-----------------------------------------------------------------------
  199. * I2C
  200. *----------------------------------------------------------------------*/
  201. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  202. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  203. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  204. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  205. #define CONFIG_SYS_I2C_SLAVE 0x7F
  206. #define CONFIG_I2C_MULTI_BUS 1
  207. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  208. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
  209. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  210. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
  211. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  212. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
  213. #define CONFIG_SYS_EEPROM_WREN 1
  214. #define CONFIG_SYS_I2C_BOOT_EEPROM_ADDR 0x52
  215. /*
  216. * standard dtt sensor configuration - bottom bit will determine local or
  217. * remote sensor of the TMP401
  218. */
  219. #define CONFIG_DTT_SENSORS { 0, 1 }
  220. /*
  221. * The PMC440 uses a TI TMP401 temperature sensor. This part
  222. * is basically compatible to the ADM1021 that is supported
  223. * by U-Boot.
  224. *
  225. * - i2c addr 0x4c
  226. * - conversion rate 0x02 = 0.25 conversions/second
  227. * - ALERT ouput disabled
  228. * - local temp sensor enabled, min set to 0 deg, max set to 70 deg
  229. * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg
  230. */
  231. #define CONFIG_DTT_ADM1021
  232. #define CONFIG_SYS_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} }
  233. #define CONFIG_PREBOOT "echo Add \\\"run fpga\\\" and " \
  234. "\\\"painit\\\" to preboot command"
  235. #undef CONFIG_BOOTARGS
  236. /* Setup some board specific values for the default environment variables */
  237. #define CONFIG_HOSTNAME pmc440
  238. #define CONFIG_SYS_BOOTFILE "bootfile=/tftpboot/pmc440/uImage\0"
  239. #define CONFIG_SYS_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
  240. #define CONFIG_EXTRA_ENV_SETTINGS \
  241. CONFIG_SYS_BOOTFILE \
  242. CONFIG_SYS_ROOTPATH \
  243. "fdt_file=/tftpboot/pmc440/pmc440.dtb\0" \
  244. "netdev=eth0\0" \
  245. "ethrotate=no\0" \
  246. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  247. "nfsroot=${serverip}:${rootpath}\0" \
  248. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  249. "addip=setenv bootargs ${bootargs} " \
  250. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  251. ":${hostname}:${netdev}:off panic=1\0" \
  252. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
  253. "addmisc=setenv bootargs ${bootargs} mem=${mem}\0" \
  254. "nandargs=setenv bootargs root=/dev/mtdblock6 rootfstype=jffs2 rw\0" \
  255. "nand_boot_fdt=run nandargs addip addtty addmisc;" \
  256. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  257. "net_nfs_fdt=tftp ${kernel_addr_r} ${bootfile};" \
  258. "tftp ${fdt_addr_r} ${fdt_file};" \
  259. "run nfsargs addip addtty addmisc;" \
  260. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  261. "kernel_addr=ffc00000\0" \
  262. "kernel_addr_r=200000\0" \
  263. "fpga_addr=fff00000\0" \
  264. "fdt_addr=fff80000\0" \
  265. "fdt_addr_r=800000\0" \
  266. "fpga=fpga loadb 0 ${fpga_addr}\0" \
  267. "load=tftp 200000 /tftpboot/pmc440/u-boot.bin\0" \
  268. "update=protect off fff90000 ffffffff;era fff90000 ffffffff;" \
  269. "cp.b 200000 fff90000 70000\0" \
  270. ""
  271. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  272. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  273. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  274. #define CONFIG_PPC4xx_EMAC
  275. #define CONFIG_IBM_EMAC4_V4 1
  276. #define CONFIG_MII 1 /* MII PHY management */
  277. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  278. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  279. #define CONFIG_HAS_ETH0
  280. #define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  281. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  282. #define CONFIG_PHY1_ADDR 1
  283. #define CONFIG_RESET_PHY_R 1
  284. /* USB */
  285. #define CONFIG_USB_OHCI_NEW
  286. #define CONFIG_USB_STORAGE
  287. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  288. #define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
  289. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  290. #define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
  291. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
  292. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  293. /* Comment this out to enable USB 1.1 device */
  294. #define USB_2_0_DEVICE
  295. /* Partitions */
  296. #define CONFIG_MAC_PARTITION
  297. #define CONFIG_DOS_PARTITION
  298. #define CONFIG_ISO_PARTITION
  299. #include <config_cmd_default.h>
  300. #define CONFIG_CMD_BSP
  301. #define CONFIG_CMD_DATE
  302. #define CONFIG_CMD_DHCP
  303. #define CONFIG_CMD_DTT
  304. #define CONFIG_CMD_EEPROM
  305. #define CONFIG_CMD_ELF
  306. #define CONFIG_CMD_FAT
  307. #define CONFIG_CMD_I2C
  308. #define CONFIG_CMD_MII
  309. #define CONFIG_CMD_NAND
  310. #define CONFIG_CMD_NET
  311. #define CONFIG_CMD_NFS
  312. #define CONFIG_CMD_PCI
  313. #define CONFIG_CMD_PING
  314. #define CONFIG_CMD_USB
  315. #define CONFIG_CMD_REGINFO
  316. /* POST support */
  317. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  318. CONFIG_SYS_POST_CPU | \
  319. CONFIG_SYS_POST_UART | \
  320. CONFIG_SYS_POST_I2C | \
  321. CONFIG_SYS_POST_CACHE | \
  322. CONFIG_SYS_POST_FPU | \
  323. CONFIG_SYS_POST_ETHER | \
  324. CONFIG_SYS_POST_SPR)
  325. #define CONFIG_LOGBUFFER
  326. #define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
  327. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  328. #define CONFIG_SUPPORT_VFAT
  329. /*-----------------------------------------------------------------------
  330. * Miscellaneous configurable options
  331. *----------------------------------------------------------------------*/
  332. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  333. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  334. #if defined(CONFIG_CMD_KGDB)
  335. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  336. #else
  337. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  338. #endif
  339. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  340. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  341. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  342. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  343. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  344. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  345. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  346. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  347. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  348. #define CONFIG_LOOPW 1 /* enable loopw command */
  349. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  350. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  351. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  352. #define CONFIG_AUTOBOOT_KEYED 1
  353. #define CONFIG_AUTOBOOT_PROMPT \
  354. "Press SPACE to abort autoboot in %d seconds\n", bootdelay
  355. #undef CONFIG_AUTOBOOT_DELAY_STR
  356. #define CONFIG_AUTOBOOT_STOP_STR " "
  357. /*-----------------------------------------------------------------------
  358. * PCI stuff
  359. *----------------------------------------------------------------------*/
  360. /* General PCI */
  361. #define CONFIG_PCI /* include pci support */
  362. #define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  363. #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
  364. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  365. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
  366. /* Board-specific PCI */
  367. #define CONFIG_SYS_PCI_TARGET_INIT
  368. #define CONFIG_SYS_PCI_MASTER_INIT
  369. #define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
  370. /* PCI identification */
  371. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  372. #define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x0441 /* PCI Device ID: Non-Monarch */
  373. #define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x0440 /* PCI Device ID: Monarch */
  374. /* for weak __pci_target_init() */
  375. #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
  376. #define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
  377. #define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
  378. /*
  379. * For booting Linux, the board info and command line data
  380. * have to be in the first 8 MB of memory, since this is
  381. * the maximum mapped by the Linux kernel during initialization.
  382. */
  383. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  384. /*-----------------------------------------------------------------------
  385. * FPGA stuff
  386. *----------------------------------------------------------------------*/
  387. #define CONFIG_FPGA
  388. #define CONFIG_FPGA_XILINX
  389. #define CONFIG_FPGA_SPARTAN2
  390. #define CONFIG_FPGA_SPARTAN3
  391. #define CONFIG_FPGA_COUNT 2
  392. /*-----------------------------------------------------------------------
  393. * External Bus Controller (EBC) Setup
  394. *----------------------------------------------------------------------*/
  395. /*
  396. * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
  397. */
  398. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  399. #define CONFIG_SYS_NAND_CS 2 /* NAND chip connected to CSx */
  400. /* Memory Bank 0 (NOR-FLASH) initialization */
  401. #define CONFIG_SYS_EBC_PB0AP 0x03017200
  402. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
  403. /* Memory Bank 2 (NAND-FLASH) initialization */
  404. #define CONFIG_SYS_EBC_PB2AP 0x018003c0
  405. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  406. #else
  407. #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
  408. /* Memory Bank 2 (NOR-FLASH) initialization */
  409. #define CONFIG_SYS_EBC_PB2AP 0x03017200
  410. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FLASH_BASE | 0xda000)
  411. /* Memory Bank 0 (NAND-FLASH) initialization */
  412. #define CONFIG_SYS_EBC_PB0AP 0x018003c0
  413. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  414. #endif
  415. /* Memory Bank 1 (RESET) initialization */
  416. #define CONFIG_SYS_EBC_PB1AP 0x7f817200 /* 0x03017200 */
  417. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_RESET_BASE | 0x1c000)
  418. /* Memory Bank 4 (FPGA / 32Bit) initialization */
  419. #define CONFIG_SYS_EBC_PB4AP 0x03840f40 /* BME=0,TWT=7,CSN=1,TH=7,RE=1,SOR=0,BEM=1 */
  420. #define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_FPGA_BASE0 | 0x1c000) /* BS=1M,BU=R/W,BW=32bit */
  421. /* Memory Bank 5 (FPGA / 16Bit) initialization */
  422. #define CONFIG_SYS_EBC_PB5AP 0x03840f40 /* BME=0,TWT=3,CSN=1,TH=0,RE=1,SOR=0,BEM=1 */
  423. #define CONFIG_SYS_EBC_PB5CR (CONFIG_SYS_FPGA_BASE1 | 0x1a000) /* BS=1M,BU=R/W,BW=16bit */
  424. /*-----------------------------------------------------------------------
  425. * NAND FLASH
  426. *----------------------------------------------------------------------*/
  427. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  428. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  429. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  430. #define CONFIG_SYS_NAND_QUIET_TEST 1
  431. #if defined(CONFIG_CMD_KGDB)
  432. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  433. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  434. #endif
  435. /* pass open firmware flat tree */
  436. #define CONFIG_OF_LIBFDT 1
  437. #define CONFIG_OF_BOARD_SETUP 1
  438. #define CONFIG_API 1
  439. #endif /* __CONFIG_H */