PMC405DE.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * (C) Copyright 2009
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd.eu
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  26. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  27. #define CONFIG_PMC405DE 1 /* ...on a PMC405DE board */
  28. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  29. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  30. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  31. #define CONFIG_BOARD_TYPES 1 /* support board types */
  32. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  33. #define CONFIG_BAUDRATE 115200
  34. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  35. #undef CONFIG_BOOTARGS
  36. #undef CONFIG_BOOTCOMMAND
  37. #define CONFIG_PREBOOT /* enable preboot variable */
  38. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change*/
  39. #define CONFIG_HAS_ETH1
  40. #define CONFIG_PPC4xx_EMAC
  41. #define CONFIG_MII 1 /* MII PHY management */
  42. #define CONFIG_PHY_ADDR 1 /* PHY address */
  43. #define CONFIG_PHY1_ADDR 2 /* 2nd PHY address */
  44. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  45. /*
  46. * BOOTP options
  47. */
  48. #define CONFIG_BOOTP_SUBNETMASK
  49. #define CONFIG_BOOTP_GATEWAY
  50. #define CONFIG_BOOTP_HOSTNAME
  51. #define CONFIG_BOOTP_BOOTPATH
  52. #define CONFIG_BOOTP_DNS
  53. #define CONFIG_BOOTP_DNS2
  54. #define CONFIG_BOOTP_SEND_HOSTNAME
  55. /*
  56. * Command line configuration.
  57. */
  58. #include <config_cmd_default.h>
  59. #define CONFIG_CMD_BSP
  60. #define CONFIG_CMD_CHIP_CONFIG
  61. #define CONFIG_CMD_DATE
  62. #define CONFIG_CMD_DHCP
  63. #define CONFIG_CMD_EEPROM
  64. #define CONFIG_CMD_ELF
  65. #define CONFIG_CMD_I2C
  66. #define CONFIG_CMD_IRQ
  67. #define CONFIG_CMD_MII
  68. #define CONFIG_CMD_NFS
  69. #define CONFIG_CMD_PCI
  70. #define CONFIG_CMD_PING
  71. #define CONFIG_OF_LIBFDT
  72. #define CONFIG_OF_BOARD_SETUP
  73. #undef CONFIG_WATCHDOG /* watchdog disabled */
  74. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  75. #define CONFIG_PRAM 0
  76. /*
  77. * Miscellaneous configurable options
  78. */
  79. #define CONFIG_SYS_LONGHELP
  80. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  81. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  82. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  83. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  84. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
  85. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  86. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console info */
  87. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  88. #define CONFIG_SYS_MEMTEST_END 0x3000000 /* 1 ... 48 MB in DRAM */
  89. #define CONFIG_CONS_INDEX 2 /* Use UART1 */
  90. #define CONFIG_SYS_NS16550
  91. #define CONFIG_SYS_NS16550_SERIAL
  92. #define CONFIG_SYS_NS16550_REG_SIZE 1
  93. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  94. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  95. #define CONFIG_SYS_BASE_BAUD 691200
  96. /* The following table includes the supported baudrates */
  97. #define CONFIG_SYS_BAUDRATE_TABLE \
  98. { 9600, 19200, 38400, 57600, 115200 }
  99. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  100. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  101. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  102. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  103. #define CONFIG_LOOPW 1 /* enable loopw command */
  104. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  105. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  106. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  107. #define CONFIG_AUTOBOOT_KEYED 1
  108. #define CONFIG_AUTOBOOT_PROMPT \
  109. "Press SPACE to abort autoboot in %d seconds\n", bootdelay
  110. #undef CONFIG_AUTOBOOT_DELAY_STR
  111. #define CONFIG_AUTOBOOT_STOP_STR " "
  112. /*
  113. * PCI stuff
  114. */
  115. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  116. #define PCI_HOST_FORCE 1 /* configure as pci host */
  117. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  118. #define CONFIG_PCI /* include pci support */
  119. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  120. #define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  121. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  122. /*
  123. * PCI identification
  124. */
  125. #define CONFIG_SYS_PCI_SUBSYS_VENDORID PCI_VENDOR_ID_ESDGMBH
  126. #define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x040e /* Dev ID: Non-Monarch */
  127. #define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x040f /* Dev ID: Monarch */
  128. #define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
  129. #define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
  130. #define CONFIG_SYS_PCI_CLASSCODE CONFIG_SYS_PCI_CLASSCODE_MONARCH
  131. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
  132. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  133. #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable=1 */
  134. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  135. #define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to CPLD, GPIO */
  136. #define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable=1 */
  137. #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  138. #define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
  139. /*
  140. * For booting Linux, the board info and command line data
  141. * have to be in the first 8 MB of memory, since this is
  142. * the maximum mapped by the Linux kernel during initialization.
  143. */
  144. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  145. /*
  146. * FLASH organization
  147. */
  148. #define CONFIG_SYS_FLASH_CFI 1 /* CFI compatible */
  149. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use common CFI driver */
  150. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  151. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max. no. memory banks */
  152. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per chip */
  153. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* erase timeout (in ms) */
  154. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* write timeout (in ms) */
  155. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* buffered writes (faster) */
  156. #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
  157. #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* 'E' for empty sector (flinfo) */
  158. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  159. /*
  160. * Start addresses for the final memory configuration
  161. * (Set up by the startup code)
  162. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  163. */
  164. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  165. #define CONFIG_SYS_FLASH_BASE 0xfe000000
  166. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  167. #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
  168. #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
  169. /*
  170. * Environment in EEPROM setup
  171. */
  172. #define CONFIG_ENV_IS_IN_EEPROM 1
  173. #define CONFIG_ENV_OFFSET 0x100
  174. #define CONFIG_ENV_SIZE 0x700
  175. /*
  176. * I2C EEPROM (24W16) for environment
  177. */
  178. #define CONFIG_HARD_I2C /* I2c with hardware support */
  179. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  180. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  181. #define CONFIG_SYS_I2C_SLAVE 0x7F
  182. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24W16 */
  183. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  184. /* mask of address bits that overflow into the "EEPROM chip address" */
  185. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  186. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  187. /* 16 byte page write mode using*/
  188. /* last 4 bits of the address */
  189. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  190. #define CONFIG_SYS_EEPROM_WREN 1
  191. #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
  192. #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0x40
  193. #define CONFIG_4xx_CONFIG_BLOCKSIZE 0x20
  194. /*
  195. * RTC
  196. */
  197. #define CONFIG_RTC_RX8025
  198. /*
  199. * External Bus Controller (EBC) Setup
  200. * (max. 55MHZ EBC clock)
  201. */
  202. /* Memory Bank 0 (NOR flash) BAS=0xFE0,BS=32MB,BU=R/W,BW=16bit */
  203. #define CONFIG_SYS_EBC_PB0AP 0x03017200
  204. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xba000)
  205. /* Memory Bank 1 (CPLD) BAS=0xEF0,BS=16MB,BU=R/W,BW=16bit */
  206. #define CONFIG_SYS_CPLD_BASE 0xef000000
  207. #define CONFIG_SYS_EBC_PB1AP 0x00800000
  208. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_CPLD_BASE | 0x18000)
  209. /*
  210. * Definitions for initial stack pointer and data area (in data cache)
  211. */
  212. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  213. #define CONFIG_SYS_TEMP_STACK_OCM 1
  214. /* On Chip Memory location */
  215. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  216. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  217. /* inside SDRAM */
  218. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
  219. /* End of used area in RAM */
  220. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
  221. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  222. GENERATED_GBL_DATA_SIZE)
  223. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  224. /*
  225. * GPIO Configuration
  226. */
  227. #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alt1 */ \
  228. { \
  229. /* GPIO Core 0 */ \
  230. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
  231. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
  232. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
  233. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
  234. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
  235. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
  236. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO6 TS4 */ \
  237. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
  238. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
  239. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO9 TrcClk */ \
  240. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
  241. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
  242. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
  243. { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
  244. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
  245. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
  246. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
  247. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
  248. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
  249. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
  250. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
  251. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
  252. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
  253. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
  254. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
  255. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
  256. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
  257. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
  258. { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
  259. { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
  260. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
  261. { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
  262. } \
  263. }
  264. #define CONFIG_SYS_GPIO_HWREV_MASK (0xf0000000 >> 1) /* GPIO1..4 */
  265. #define CONFIG_SYS_GPIO_HWREV_SHIFT 27
  266. #define CONFIG_SYS_GPIO_LEDRUN_N (0x80000000 >> 5) /* GPIO5 */
  267. #define CONFIG_SYS_GPIO_LEDA_N (0x80000000 >> 6) /* GPIO6 */
  268. #define CONFIG_SYS_GPIO_LEDB_N (0x80000000 >> 7) /* GPIO7 */
  269. #define CONFIG_SYS_GPIO_SELFRST_N (0x80000000 >> 8) /* GPIO8 */
  270. #define CONFIG_SYS_GPIO_EEPROM_WP (0x80000000 >> 9) /* GPIO9 */
  271. #define CONFIG_SYS_GPIO_MONARCH_N (0x80000000 >> 11) /* GPIO11 */
  272. #define CONFIG_SYS_GPIO_EREADY (0x80000000 >> 12) /* GPIO12 */
  273. #define CONFIG_SYS_GPIO_M66EN (0x80000000 >> 13) /* GPIO13 */
  274. /*
  275. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  276. * This value will be set if iic boot eprom is disabled.
  277. */
  278. #undef CONFIG_SYS_FCPU333MHZ
  279. #define CONFIG_SYS_FCPU266MHZ
  280. #undef CONFIG_SYS_FCPU133MHZ
  281. #if defined(CONFIG_SYS_FCPU333MHZ)
  282. /*
  283. * CPU: 333MHz
  284. * PLB/SDRAM/MAL: 111MHz
  285. * OPB: 55MHz
  286. * EBC: 55MHz
  287. * PCI: 55MHz (111MHz on M66EN=1)
  288. */
  289. #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  290. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  291. PLL_MALDIV_1 | PLL_PCIDIV_2)
  292. #define PLLMR1_DEFAULT (PLL_FBKDIV_10 | \
  293. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  294. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  295. #endif
  296. #if defined(CONFIG_SYS_FCPU266MHZ)
  297. /*
  298. * CPU: 266MHz
  299. * PLB/SDRAM/MAL: 133MHz
  300. * OPB: 66MHz
  301. * EBC: 44MHz
  302. * PCI: 44MHz (66MHz on M66EN=1)
  303. */
  304. #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  305. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  306. PLL_MALDIV_1 | PLL_PCIDIV_3)
  307. #define PLLMR1_DEFAULT (PLL_FBKDIV_8 | \
  308. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  309. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  310. #endif
  311. #if defined(CONFIG_SYS_FCPU133MHZ)
  312. /*
  313. * CPU: 133MHz
  314. * PLB/SDRAM/MAL: 133MHz
  315. * OPB: 66MHz
  316. * EBC: 44MHz
  317. * PCI: 44MHz (66MHz on M66EN=1)
  318. */
  319. #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  320. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  321. PLL_MALDIV_1 | PLL_PCIDIV_3)
  322. #define PLLMR1_DEFAULT (PLL_FBKDIV_4 | \
  323. PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
  324. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  325. #endif
  326. #endif /* __CONFIG_H */