PM520.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5200
  30. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  31. #define CONFIG_PM520 1 /* ... on PM520 board */
  32. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  33. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  34. #define CONFIG_MISC_INIT_R
  35. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  36. /*
  37. * Serial console configuration
  38. */
  39. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  40. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  41. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  42. /*
  43. * PCI Mapping:
  44. * 0x40000000 - 0x4fffffff - PCI Memory
  45. * 0x50000000 - 0x50ffffff - PCI IO Space
  46. */
  47. #define CONFIG_PCI 1
  48. #define CONFIG_PCI_PNP 1
  49. #define CONFIG_PCI_SCAN_SHOW 1
  50. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  51. #define CONFIG_PCI_MEM_BUS 0x40000000
  52. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  53. #define CONFIG_PCI_MEM_SIZE 0x10000000
  54. #define CONFIG_PCI_IO_BUS 0x50000000
  55. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  56. #define CONFIG_PCI_IO_SIZE 0x01000000
  57. #define CONFIG_MII 1
  58. #define CONFIG_EEPRO100 1
  59. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  60. #undef CONFIG_NS8382X
  61. /* Partitions */
  62. #define CONFIG_DOS_PARTITION
  63. /* USB */
  64. #if 1
  65. #define CONFIG_USB_OHCI
  66. #define CONFIG_USB_STORAGE
  67. #endif
  68. /*
  69. * BOOTP options
  70. */
  71. #define CONFIG_BOOTP_BOOTFILESIZE
  72. #define CONFIG_BOOTP_BOOTPATH
  73. #define CONFIG_BOOTP_GATEWAY
  74. #define CONFIG_BOOTP_HOSTNAME
  75. /*
  76. * Command line configuration.
  77. */
  78. #include <config_cmd_default.h>
  79. #define CONFIG_CMD_BEDBUG
  80. #define CONFIG_CMD_DATE
  81. #define CONFIG_CMD_DHCP
  82. #define CONFIG_CMD_EEPROM
  83. #define CONFIG_CMD_FAT
  84. #define CONFIG_CMD_I2C
  85. #define CONFIG_CMD_IDE
  86. #define CONFIG_CMD_NFS
  87. #define CONFIG_CMD_SNTP
  88. #define CONFIG_CMD_USB
  89. #define CONFIG_CMD_PCI
  90. /*
  91. * Autobooting
  92. */
  93. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  94. #define CONFIG_PREBOOT "echo;" \
  95. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  96. "echo"
  97. #undef CONFIG_BOOTARGS
  98. #define CONFIG_EXTRA_ENV_SETTINGS \
  99. "netdev=eth0\0" \
  100. "hostname=pm520\0" \
  101. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  102. "nfsroot=${serverip}:${rootpath}\0" \
  103. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  104. "addip=setenv bootargs ${bootargs} " \
  105. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  106. ":${hostname}:${netdev}:off panic=1\0" \
  107. "flash_nfs=run nfsargs addip;" \
  108. "bootm ${kernel_addr}\0" \
  109. "flash_self=run ramargs addip;" \
  110. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  111. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  112. "rootpath=/opt/eldk30/ppc_82xx\0" \
  113. "bootfile=/tftpboot/PM520/uImage\0" \
  114. ""
  115. #define CONFIG_BOOTCOMMAND "run flash_self"
  116. /*
  117. * IPB Bus clocking configuration.
  118. */
  119. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  120. /*
  121. * I2C configuration
  122. */
  123. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  124. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  125. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  126. #define CONFIG_SYS_I2C_SLAVE 0x7F
  127. /*
  128. * EEPROM configuration
  129. */
  130. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  131. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  132. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  133. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  134. /*
  135. * RTC configuration
  136. */
  137. #define CONFIG_RTC_PCF8563
  138. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  139. #define CONFIG_SYS_DOC_BASE 0xE0000000
  140. #define CONFIG_SYS_DOC_SIZE 0x00100000
  141. #if defined(CONFIG_BOOT_ROM)
  142. /*
  143. * Flash configuration (8,16 or 32 MB)
  144. * TEXT base always at 0xFFF00000
  145. * ENV_ADDR always at 0xFFF40000
  146. * FLASH_BASE at 0xFA000000 for 64 MB
  147. * 0xFC000000 for 32 MB
  148. * 0xFD000000 for 16 MB
  149. * 0xFD800000 for 8 MB
  150. */
  151. #define CONFIG_SYS_FLASH_BASE 0xFA000000
  152. #define CONFIG_SYS_FLASH_SIZE 0x04000000
  153. #define CONFIG_SYS_BOOTROM_BASE 0xFFF00000
  154. #define CONFIG_SYS_BOOTROM_SIZE 0x00080000
  155. #define CONFIG_ENV_ADDR (0xFDF00000 + 0x40000)
  156. #else
  157. /*
  158. * Flash configuration (8,16 or 32 MB)
  159. * TEXT base always at 0xFFF00000
  160. * ENV_ADDR always at 0xFFF40000
  161. * FLASH_BASE at 0xFC000000 for 64 MB
  162. * 0xFE000000 for 32 MB
  163. * 0xFF000000 for 16 MB
  164. * 0xFF800000 for 8 MB
  165. */
  166. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  167. #define CONFIG_SYS_FLASH_SIZE 0x04000000
  168. #define CONFIG_ENV_ADDR (0xFFF00000 + 0x40000)
  169. #endif
  170. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  171. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  172. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  173. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  174. #define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  175. #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  176. #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  177. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  178. #undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
  179. /*
  180. * Environment settings
  181. */
  182. #define CONFIG_ENV_IS_IN_FLASH 1
  183. #define CONFIG_ENV_SIZE 0x10000
  184. #define CONFIG_ENV_SECT_SIZE 0x40000
  185. #define CONFIG_ENV_OVERWRITE 1
  186. /*
  187. * Memory map
  188. */
  189. #define CONFIG_SYS_MBAR 0xf0000000
  190. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  191. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  192. /* Use SRAM until RAM will be available */
  193. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  194. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  195. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  196. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  197. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  198. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  199. # define CONFIG_SYS_RAMBOOT 1
  200. #endif
  201. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  202. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  203. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  204. /*
  205. * Ethernet configuration
  206. */
  207. #define CONFIG_MPC5xxx_FEC 1
  208. #define CONFIG_MPC5xxx_FEC_MII100
  209. /*
  210. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  211. */
  212. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  213. #define CONFIG_PHY_ADDR 0x00
  214. /*
  215. * GPIO configuration
  216. */
  217. #define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
  218. /*
  219. * Miscellaneous configurable options
  220. */
  221. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  222. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  223. #if defined(CONFIG_CMD_KGDB)
  224. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  225. #else
  226. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  227. #endif
  228. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  229. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  230. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  231. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  232. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  233. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  234. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  235. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  236. #if defined(CONFIG_CMD_KGDB)
  237. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  238. #endif
  239. /*
  240. * Various low-level settings
  241. */
  242. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  243. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  244. #if defined(CONFIG_BOOT_ROM)
  245. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_BOOTROM_BASE
  246. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_BOOTROM_SIZE
  247. #define CONFIG_SYS_BOOTCS_CFG 0x00047800
  248. #define CONFIG_SYS_CS0_START CONFIG_SYS_BOOTROM_BASE
  249. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_BOOTROM_SIZE
  250. #define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
  251. #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
  252. #define CONFIG_SYS_CS1_CFG 0x0004FF00
  253. #else
  254. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  255. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  256. #define CONFIG_SYS_BOOTCS_CFG 0x0004FF00
  257. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  258. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  259. #define CONFIG_SYS_CS1_START CONFIG_SYS_DOC_BASE
  260. #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_DOC_SIZE
  261. #define CONFIG_SYS_CS1_CFG 0x00047800
  262. #endif
  263. #define CONFIG_SYS_CS_BURST 0x00000000
  264. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  265. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  266. /*-----------------------------------------------------------------------
  267. * USB stuff
  268. *-----------------------------------------------------------------------
  269. */
  270. #define CONFIG_USB_CLOCK 0x0001BBBB
  271. #define CONFIG_USB_CONFIG 0x00005000
  272. /*-----------------------------------------------------------------------
  273. * IDE/ATA stuff Supports IDE harddisk
  274. *-----------------------------------------------------------------------
  275. */
  276. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  277. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  278. #undef CONFIG_IDE_LED /* LED for ide not supported */
  279. #undef CONFIG_IDE_RESET /* reset for ide supported */
  280. #define CONFIG_IDE_PREINIT
  281. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  282. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drive per IDE bus */
  283. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  284. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  285. /* Offset for data I/O */
  286. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  287. /* Offset for normal register accesses */
  288. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  289. /* Offset for alternate registers */
  290. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  291. /* Interval between registers */
  292. #define CONFIG_SYS_ATA_STRIDE 4
  293. #endif /* __CONFIG_H */