PCIPPC2.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * (C) Copyright 2002-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. *
  25. * Configuration settings for the PCIPPC-2 board.
  26. *
  27. */
  28. /* ------------------------------------------------------------------------- */
  29. /*
  30. * board/config.h - configuration options, board specific
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. * (easy to change)
  37. */
  38. #define CONFIG_PCIPPC2 1 /* this is a PCIPPC2 board */
  39. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  40. #define CONFIG_BOARD_EARLY_INIT_F 1
  41. #define CONFIG_MISC_INIT_R 1
  42. #define CONFIG_CONS_INDEX 1
  43. #define CONFIG_BAUDRATE 9600
  44. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  45. #define CONFIG_PREBOOT ""
  46. #define CONFIG_BOOTDELAY 5
  47. #ifndef __ASSEMBLY__
  48. #include <galileo/core.h>
  49. #endif
  50. /*
  51. * BOOTP options
  52. */
  53. #define CONFIG_BOOTP_SUBNETMASK
  54. #define CONFIG_BOOTP_GATEWAY
  55. #define CONFIG_BOOTP_HOSTNAME
  56. #define CONFIG_BOOTP_BOOTPATH
  57. #define CONFIG_BOOTP_BOOTFILESIZE
  58. #define CONFIG_MAC_PARTITION
  59. #define CONFIG_DOS_PARTITION
  60. /*
  61. * Command line configuration.
  62. */
  63. #include <config_cmd_default.h>
  64. #define CONFIG_CMD_ASKENV
  65. #define CONFIG_CMD_BSP
  66. #define CONFIG_CMD_DATE
  67. #define CONFIG_CMD_DHCP
  68. #define CONFIG_CMD_ELF
  69. #define CONFIG_CMD_NFS
  70. #define CONFIG_CMD_PCI
  71. #define CONFIG_CMD_SNTP
  72. #define CONFIG_PCI 1
  73. #define CONFIG_PCI_PNP 1 /* PCI plug-and-play */
  74. /*
  75. * Miscellaneous configurable options
  76. */
  77. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  78. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  79. #define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
  80. #ifdef CONFIG_SYS_HUSH_PARSER
  81. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  82. #endif
  83. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  84. /* Print Buffer Size
  85. */
  86. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  87. #define CONFIG_SYS_MAXARGS 64 /* max number of command args */
  88. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  89. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
  90. /*-----------------------------------------------------------------------
  91. * Start addresses for the final memory configuration
  92. * (Set up by the startup code)
  93. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  94. */
  95. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  96. #define CONFIG_SYS_FLASH_BASE 0xFFF00000
  97. #define CONFIG_SYS_FLASH_MAX_SIZE 0x00100000
  98. /* Maximum amount of RAM.
  99. */
  100. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000 /* 512Mb */
  101. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  102. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  103. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  104. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  105. #if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_SDRAM_BASE && \
  106. CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_MAX_RAM_SIZE
  107. #define CONFIG_SYS_RAMBOOT
  108. #else
  109. #undef CONFIG_SYS_RAMBOOT
  110. #endif
  111. #define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
  112. #define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
  113. /*-----------------------------------------------------------------------
  114. * Definitions for initial stack pointer and data area
  115. */
  116. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  117. #define CONFIG_SYS_INIT_RAM_SIZE 0x8000
  118. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  119. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  120. #define CONFIG_SYS_INIT_RAM_LOCK
  121. /*
  122. * Temporary buffer for serial data until the real serial driver
  123. * is initialised (memtest will destroy this buffer)
  124. */
  125. #define CONFIG_SYS_SCONSOLE_ADDR CONFIG_SYS_INIT_RAM_ADDR
  126. #define CONFIG_SYS_SCONSOLE_SIZE 0x0002000
  127. /* SDRAM 0 - 256MB
  128. */
  129. #define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  130. #define CONFIG_SYS_DBAT0U (CONFIG_SYS_SDRAM_BASE | \
  131. BATU_BL_256M | BATU_VS | BATU_VP)
  132. /* SDRAM 1 - 256MB
  133. */
  134. #define CONFIG_SYS_DBAT1L ((CONFIG_SYS_SDRAM_BASE + 0x10000000) | \
  135. BATL_PP_10 | BATL_MEMCOHERENCE)
  136. #define CONFIG_SYS_DBAT1U ((CONFIG_SYS_SDRAM_BASE + 0x10000000) | \
  137. BATU_BL_256M | BATU_VS | BATU_VP)
  138. /* Init RAM in the CPU DCache (no backing memory)
  139. */
  140. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_INIT_RAM_ADDR | \
  141. BATL_PP_10 | BATL_MEMCOHERENCE)
  142. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_INIT_RAM_ADDR | \
  143. BATU_BL_128K | BATU_VS | BATU_VP)
  144. /* I/O and PCI memory at 0xf0000000
  145. */
  146. #define CONFIG_SYS_DBAT3L (0xf0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  147. #define CONFIG_SYS_DBAT3U (0xf0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  148. #define CONFIG_SYS_IBAT0L CONFIG_SYS_DBAT0L
  149. #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
  150. #define CONFIG_SYS_IBAT1L CONFIG_SYS_DBAT1L
  151. #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
  152. #define CONFIG_SYS_IBAT2L CONFIG_SYS_DBAT2L
  153. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  154. #define CONFIG_SYS_IBAT3L CONFIG_SYS_DBAT3L
  155. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  156. /*
  157. * Low Level Configuration Settings
  158. * (address mappings, register initial values, etc.)
  159. * You should know what you are doing if you make changes here.
  160. * For the detail description refer to the PCIPPC2 user's manual.
  161. */
  162. #define CONFIG_SYS_HZ 1000
  163. #define CONFIG_SYS_BUS_CLK 100000000 /* bus speed - 100 mhz */
  164. #define CONFIG_SYS_CPU_CLK 300000000
  165. /*
  166. * For booting Linux, the board info and command line data
  167. * have to be in the first 8 MB of memory, since this is
  168. * the maximum mapped by the Linux kernel during initialization.
  169. */
  170. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  171. /*-----------------------------------------------------------------------
  172. * FLASH organization
  173. */
  174. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
  175. #define CONFIG_SYS_MAX_FLASH_SECT 16 /* Max number of sectors in one bank */
  176. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  177. #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  178. /*
  179. * Note: environment is not EMBEDDED in the U-Boot code.
  180. * It's stored in flash separately.
  181. */
  182. #define CONFIG_ENV_IS_IN_FLASH 1
  183. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x70000)
  184. #define CONFIG_ENV_SIZE 0x1000 /* Size of the Environment */
  185. #define CONFIG_ENV_SECT_SIZE 0x10000 /* Size of the Environment Sector */
  186. /*-----------------------------------------------------------------------
  187. * Cache Configuration
  188. */
  189. #define CONFIG_SYS_CACHELINE_SIZE 32
  190. #if defined(CONFIG_CMD_KGDB)
  191. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  192. #endif
  193. /*
  194. * L2 cache
  195. */
  196. #undef CONFIG_SYS_L2
  197. #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
  198. L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
  199. #define L2_ENABLE (L2_INIT | L2CR_L2E)
  200. /*-----------------------------------------------------------------------
  201. RTC m48t59
  202. */
  203. #define CONFIG_RTC_MK48T59
  204. #define CONFIG_WATCHDOG
  205. #define CONFIG_EEPRO100
  206. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  207. #define CONFIG_TULIP
  208. #endif /* __CONFIG_H */