P3G4.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * (C) Copyright 2001
  3. * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #ifndef __ASSEMBLY__
  29. #include <galileo/core.h>
  30. #endif
  31. #include "../board/evb64260/local.h"
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_P3G4 1 /* this is a P3G4 board */
  37. #define CONFIG_SYS_GT_6426x GT_64260 /* with a 64260 system controller */
  38. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115200 */
  40. #undef CONFIG_ECC /* enable ECC support */
  41. /* #define CONFIG_EVB64260_750CX 1 */ /* Support the EVB-64260-750CX Board */
  42. /* which initialization functions to call for this board */
  43. #define CONFIG_MISC_INIT_R 1
  44. #define CONFIG_BOARD_EARLY_INIT_F 1
  45. #define CONFIG_SYS_BOARD_NAME "P3G4"
  46. #undef CONFIG_SYS_HUSH_PARSER
  47. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  48. /*
  49. * The following defines let you select what serial you want to use
  50. * for your console driver.
  51. *
  52. * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
  53. * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
  54. */
  55. #define CONFIG_MPSC
  56. #define CONFIG_MPSC_PORT 0
  57. /* define this if you want to enable GT MAC filtering */
  58. #define CONFIG_GT_USE_MAC_HASH_TABLE
  59. #undef CONFIG_ETHER_PORT_MII /* use RMII */
  60. #if 0
  61. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  62. #else
  63. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  64. #endif
  65. #define CONFIG_ZERO_BOOTDELAY_CHECK
  66. #define CONFIG_PREBOOT "echo;" \
  67. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  68. "echo"
  69. #undef CONFIG_BOOTARGS
  70. #define CONFIG_EXTRA_ENV_SETTINGS \
  71. "netdev=eth0\0" \
  72. "hostname=p3g4\0" \
  73. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  74. "nfsroot=${serverip}:${rootpath}\0" \
  75. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  76. "addip=setenv bootargs ${bootargs} " \
  77. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  78. ":${hostname}:${netdev}:off panic=1\0" \
  79. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  80. "flash_nfs=run nfsargs addip addtty;" \
  81. "bootm ${kernel_addr}\0" \
  82. "flash_self=run ramargs addip addtty;" \
  83. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  84. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  85. "bootm\0" \
  86. "rootpath=/opt/eldk/ppc_74xx\0" \
  87. "bootfile=/tftpboot/p3g4/uImage\0" \
  88. "kernel_addr=ff000000\0" \
  89. "ramdisk_addr=ff010000\0" \
  90. "load=tftp 100000 /tftpboot/p3g4/u-boot.bin\0" \
  91. "update=protect off fff00000 fff3ffff;era fff00000 fff3ffff;" \
  92. "cp.b 100000 fff00000 ${filesize};" \
  93. "setenv filesize;saveenv\0" \
  94. "upd=run load update\0" \
  95. ""
  96. #define CONFIG_BOOTCOMMAND "run flash_self"
  97. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  98. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
  99. #undef CONFIG_WATCHDOG /* watchdog disabled */
  100. #undef CONFIG_ALTIVEC /* undef to disable */
  101. /*
  102. * BOOTP options
  103. */
  104. #define CONFIG_BOOTP_SUBNETMASK
  105. #define CONFIG_BOOTP_GATEWAY
  106. #define CONFIG_BOOTP_HOSTNAME
  107. #define CONFIG_BOOTP_BOOTPATH
  108. #define CONFIG_BOOTP_BOOTFILESIZE
  109. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  110. /*
  111. * Command line configuration.
  112. */
  113. #include <config_cmd_default.h>
  114. #define CONFIG_CMD_ASKENV
  115. #define CONFIG_CMD_DHCP
  116. #define CONFIG_CMD_PCI
  117. #define CONFIG_CMD_ELF
  118. #define CONFIG_CMD_MII
  119. #define CONFIG_CMD_PING
  120. #define CONFIG_CMD_UNIVERSE
  121. #define CONFIG_CMD_BSP
  122. /*
  123. * Miscellaneous configurable options
  124. */
  125. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  126. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  127. #if defined(CONFIG_CMD_KGDB)
  128. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  129. #else
  130. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  131. #endif
  132. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  133. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  134. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  135. #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
  136. #define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
  137. #define CONFIG_SYS_LOAD_ADDR 0x00300000 /* default load address */
  138. #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
  139. #define CONFIG_SYS_BUS_CLK 133000000 /* 133 MHz */
  140. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  141. /*
  142. * Low Level Configuration Settings
  143. * (address mappings, register initial values, etc.)
  144. * You should know what you are doing if you make changes here.
  145. */
  146. /*-----------------------------------------------------------------------
  147. * Definitions for initial stack pointer and data area
  148. */
  149. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  150. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
  151. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  152. #define CONFIG_SYS_INIT_RAM_LOCK
  153. /*-----------------------------------------------------------------------
  154. * Start addresses for the final memory configuration
  155. * (Set up by the startup code)
  156. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  157. */
  158. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  159. #define CONFIG_SYS_FLASH_BASE 0xff000000
  160. #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
  161. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  162. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  163. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
  164. /* areas to map different things with the GT in physical space */
  165. #define CONFIG_SYS_DRAM_BANKS 1
  166. #define CONFIG_SYS_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
  167. /* What to put in the bats. */
  168. #define CONFIG_SYS_MISC_REGION_BASE 0xf0000000
  169. /* Peripheral Device section */
  170. #define CONFIG_SYS_GT_REGS 0xf8000000
  171. #define CONFIG_SYS_DEV_BASE 0xff000000
  172. #define CONFIG_SYS_DEV0_SPACE CONFIG_SYS_DEV_BASE
  173. #define CONFIG_SYS_DEV1_SPACE (CONFIG_SYS_DEV0_SPACE + CONFIG_SYS_DEV0_SIZE)
  174. #define CONFIG_SYS_DEV2_SPACE (CONFIG_SYS_DEV1_SPACE + CONFIG_SYS_DEV1_SIZE)
  175. #define CONFIG_SYS_DEV3_SPACE (CONFIG_SYS_DEV2_SPACE + CONFIG_SYS_DEV2_SIZE)
  176. #define CONFIG_SYS_DEV0_SIZE _8M /* Flash bank */
  177. #define CONFIG_SYS_DEV1_SIZE 0 /* unused */
  178. #define CONFIG_SYS_DEV2_SIZE 0 /* unused */
  179. #define CONFIG_SYS_DEV3_SIZE 0 /* unused */
  180. #define CONFIG_SYS_16BIT_BOOT_PAR 0xc01b5e7c
  181. #define CONFIG_SYS_DEV0_PAR CONFIG_SYS_16BIT_BOOT_PAR
  182. #if 0 /* Wrong?? NTL */
  183. #define CONFIG_SYS_MPP_CONTROL_0 0x53541717 /* InitAct EOT[4] DBurst TCEn[1] */
  184. /* DMAAck[1:0] GNT0[1:0] */
  185. #else
  186. #define CONFIG_SYS_MPP_CONTROL_0 0x53547777 /* InitAct EOT[4] DBurst TCEn[1] */
  187. /* REQ0[1:0] GNT0[1:0] */
  188. #endif
  189. #define CONFIG_SYS_MPP_CONTROL_1 0x44009911 /* TCEn[4] TCTcnt[4] GPP[13:12] */
  190. /* DMAReq[4] DMAAck[4] WDNMI WDE */
  191. #if 0 /* Wrong?? NTL */
  192. #define CONFIG_SYS_MPP_CONTROL_2 0x40091818 /* TCTcnt[0] GPP[22:21] BClkIn */
  193. /* DMAAck[1:0] GNT1[1:0] */
  194. #else
  195. #define CONFIG_SYS_MPP_CONTROL_2 0x40098888 /* TCTcnt[0] */
  196. /* GPP[22] (RS232IntB or PCI1Int) */
  197. /* GPP[21] (RS323IntA) */
  198. /* BClkIn */
  199. /* REQ1[1:0] GNT1[1:0] */
  200. #endif
  201. #if 0 /* Wrong?? NTL */
  202. # define CONFIG_SYS_MPP_CONTROL_3 0x00090066 /* GPP[31:29] BClkOut0 */
  203. /* GPP[27:26] Int[1:0] */
  204. #else
  205. # define CONFIG_SYS_MPP_CONTROL_3 0x22090066 /* MREQ MGNT */
  206. /* GPP[29] (PCI1Int) */
  207. /* BClkOut0 */
  208. /* GPP[27] (PCI0Int) */
  209. /* GPP[26] (RtcInt or PCI1Int) */
  210. /* CPUInt[25:24] */
  211. #endif
  212. #define CONFIG_SYS_SERIAL_PORT_MUX 0x00001102 /* 11=MPSC1/MPSC0 02=ETH 0 and 2 RMII */
  213. #if 0 /* Wrong?? - NTL */
  214. # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x000002c6
  215. #else
  216. # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x2c600000 /* 0010 1100 0110 0000 */
  217. /* gpp[29] */
  218. /* gpp[27:26] */
  219. /* gpp[22:21] */
  220. # define CONFIG_SYS_SDRAM_CONFIG 0xd8e18200 /* 0x448 */
  221. /* idmas use buffer 1,1
  222. comm use buffer 0
  223. pci use buffer 1,1
  224. cpu use buffer 0
  225. normal load (see also ifdef HVL)
  226. standard SDRAM (see also ifdef REG)
  227. non staggered refresh */
  228. /* 31:26 25 23 20 19 18 16 */
  229. /* 110110 00 111 0 0 00 1 */
  230. /* refresh_count=0x200
  231. phisical interleaving disable
  232. virtual interleaving enable */
  233. /* 15 14 13:0 */
  234. /* 1 0 0x200 */
  235. #endif
  236. #if 0
  237. #define CONFIG_SYS_DUART_IO CONFIG_SYS_DEV2_SPACE
  238. #define CONFIG_SYS_DUART_CHAN 1 /* channel to use for console */
  239. #endif
  240. #undef CONFIG_SYS_INIT_CHAN1
  241. #undef CONFIG_SYS_INIT_CHAN2
  242. #if 0
  243. #define SRAM_BASE CONFIG_SYS_DEV0_SPACE
  244. #define SRAM_SIZE 0x00100000 /* 1 MB of sram */
  245. #endif
  246. /*-----------------------------------------------------------------------
  247. * PCI stuff
  248. *-----------------------------------------------------------------------
  249. */
  250. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  251. #define PCI_HOST_FORCE 1 /* configure as pci host */
  252. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  253. #define CONFIG_PCI /* include pci support */
  254. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  255. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  256. /* PCI MEMORY MAP section */
  257. #define CONFIG_SYS_PCI0_MEM_BASE 0x80000000
  258. #define CONFIG_SYS_PCI0_MEM_SIZE _128M
  259. #define CONFIG_SYS_PCI0_0_MEM_SPACE (CONFIG_SYS_PCI0_MEM_BASE)
  260. #define CONFIG_SYS_PCI1_MEM_BASE 0x88000000
  261. #define CONFIG_SYS_PCI1_MEM_SIZE _128M
  262. #define CONFIG_SYS_PCI1_0_MEM_SPACE (CONFIG_SYS_PCI1_MEM_BASE)
  263. /* PCI I/O MAP section */
  264. #define CONFIG_SYS_PCI0_IO_BASE 0xfa000000
  265. #define CONFIG_SYS_PCI0_IO_SIZE _16M
  266. #define CONFIG_SYS_PCI0_IO_SPACE (CONFIG_SYS_PCI0_IO_BASE)
  267. #define CONFIG_SYS_PCI0_IO_SPACE_PCI 0x00000000
  268. #define CONFIG_SYS_PCI1_IO_BASE 0xfb000000
  269. #define CONFIG_SYS_PCI1_IO_SIZE _16M
  270. #define CONFIG_SYS_PCI1_IO_SPACE (CONFIG_SYS_PCI1_IO_BASE)
  271. #define CONFIG_SYS_PCI1_IO_SPACE_PCI 0x00000000
  272. /*----------------------------------------------------------------------
  273. * Initial BAT mappings
  274. */
  275. /* NOTES:
  276. * 1) GUARDED and WRITE_THRU not allowed in IBATS
  277. * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
  278. */
  279. /* SDRAM */
  280. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  281. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  282. #define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  283. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  284. /* init ram */
  285. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  286. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  287. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  288. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  289. /* PCI0, PCI1 in one BAT */
  290. #define CONFIG_SYS_IBAT2L BATL_NO_ACCESS
  291. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  292. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  293. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  294. /* GT regs, bootrom, all the devices, PCI I/O */
  295. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
  296. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
  297. #define CONFIG_SYS_DBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  298. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  299. /* I2C speed and slave address (for compatability) defaults */
  300. #define CONFIG_SYS_I2C_SPEED 400000
  301. #define CONFIG_SYS_I2C_SLAVE 0x7F
  302. /* I2C addresses for the two DIMM SPD chips */
  303. #ifndef CONFIG_EVB64260_750CX
  304. #define DIMM0_I2C_ADDR 0x56
  305. #define DIMM1_I2C_ADDR 0x54
  306. #else /* CONFIG_EVB64260_750CX - only has 1 DIMM */
  307. #define DIMM0_I2C_ADDR 0x54
  308. #define DIMM1_I2C_ADDR 0x54
  309. #endif
  310. /*
  311. * For booting Linux, the board info and command line data
  312. * have to be in the first 8 MB of memory, since this is
  313. * the maximum mapped by the Linux kernel during initialization.
  314. */
  315. #define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
  316. /*-----------------------------------------------------------------------
  317. * FLASH organization
  318. */
  319. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  320. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  321. #define CONFIG_SYS_EXTRA_FLASH_DEVICE BOOT_DEVICE
  322. #define CONFIG_SYS_EXTRA_FLASH_WIDTH 2 /* 16 bit */
  323. #define CONFIG_SYS_BOOT_FLASH_WIDTH 2 /* 16 bit */
  324. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  325. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  326. #define CONFIG_SYS_FLASH_CFI 1
  327. #define CONFIG_ENV_IS_IN_FLASH 1
  328. #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  329. #define CONFIG_ENV_SECT_SIZE 0x20000
  330. #define CONFIG_ENV_ADDR 0xFFFE0000
  331. /*-----------------------------------------------------------------------
  332. * Cache Configuration
  333. */
  334. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
  335. #if defined(CONFIG_CMD_KGDB)
  336. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  337. #endif
  338. /*-----------------------------------------------------------------------
  339. * L2CR setup -- make sure this is right for your board!
  340. * look in include/74xx_7xx.h for the defines used here
  341. */
  342. #define CONFIG_SYS_L2
  343. #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
  344. L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
  345. #define L2_ENABLE (L2_INIT | L2CR_L2E)
  346. #define CONFIG_SYS_BOARD_ASM_INIT 1
  347. #endif /* __CONFIG_H */