P1023RDS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * Authors: Roy Zang <tie-fei.zang@freescale.com>
  5. * Chunhe Lan <b25806@freescale.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * p1023rds board configuration file
  27. *
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #ifdef CONFIG_NAND
  32. #define CONFIG_NAND_U_BOOT
  33. #define CONFIG_RAMBOOT_NAND
  34. #endif
  35. #ifdef CONFIG_NAND_U_BOOT
  36. #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
  37. #define CONFIG_SYS_TEXT_BASE 0x11001000
  38. #ifdef CONFIG_NAND_SPL
  39. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
  40. #else
  41. #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
  42. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  43. #endif /* CONFIG_NAND_SPL */
  44. #endif
  45. #ifndef CONFIG_SYS_TEXT_BASE
  46. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  47. #endif
  48. #ifndef CONFIG_SYS_MONITOR_BASE
  49. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  50. #endif
  51. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  52. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  53. #endif
  54. /* High Level Configuration Options */
  55. #define CONFIG_BOOKE /* BOOKE */
  56. #define CONFIG_E500 /* BOOKE e500 family */
  57. #define CONFIG_MPC85xx
  58. #define CONFIG_P1023
  59. #define CONFIG_P1023RDS
  60. #define CONFIG_MP /* support multiple processors */
  61. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  62. #define CONFIG_PCI /* Enable PCI/PCIE */
  63. #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
  64. #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */
  65. #define CONFIG_PCIE3 /* PCIE controler 3 (slot 3) */
  66. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  67. #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
  68. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  69. #define CONFIG_FSL_LAW /* Use common FSL init code */
  70. #ifndef __ASSEMBLY__
  71. extern unsigned long get_clock_freq(void);
  72. #endif
  73. #define CONFIG_SYS_CLK_FREQ 66666666
  74. #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
  75. /*
  76. * These can be toggled for performance analysis, otherwise use default.
  77. */
  78. #define CONFIG_L2_CACHE /* toggle L2 cache */
  79. #define CONFIG_BTB /* toggle branch predition */
  80. #define CONFIG_HWCONFIG
  81. #define CONFIG_ENABLE_36BIT_PHYS
  82. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  83. #define CONFIG_SYS_MEMTEST_END 0x1fffffff /* fix me, only 1G */
  84. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  85. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* Implement conversion of
  86. addresses in the LBC */
  87. /* DDR Setup */
  88. #define CONFIG_VERY_BIG_RAM
  89. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  90. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  91. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  92. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  93. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  94. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  95. /* These are used when DDR doesn't use SPD. */
  96. #define CONFIG_SYS_SDRAM_SIZE 2048u /* DDR is 2GB */
  97. /* Default settings for "stable" mode */
  98. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  99. #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
  100. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
  101. #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
  102. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  103. #define CONFIG_SYS_DDR_TIMING_0 0x40110104
  104. #define CONFIG_SYS_DDR_TIMING_1 0x5C59E544
  105. #define CONFIG_SYS_DDR_TIMING_2 0x0fA888CA
  106. #define CONFIG_SYS_DDR_MODE_1 0x00441210
  107. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  108. #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
  109. #define CONFIG_SYS_DDR_INTERVAL 0x0A280100
  110. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  111. #define CONFIG_SYS_DDR_CLK_CTRL 0x01800000
  112. #define CONFIG_SYS_DDR_TIMING_4 0x00000001
  113. #define CONFIG_SYS_DDR_TIMING_5 0x01401400
  114. #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
  115. #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8675F605
  116. #define CONFIG_SYS_DDR_CONTROL 0xC70C0008 /* Type = DDR3: No Interleaving */
  117. #define CONFIG_SYS_DDR_CONTROL2 0x24401010
  118. #define CONFIG_SYS_DDR_CDR1 0x00000000
  119. #define CONFIG_SYS_DDR_CDR2 0x00000000
  120. #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
  121. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  122. #define CONFIG_SYS_DDR_SBE 0x00000000
  123. /* Settings that differ for "performance" mode */
  124. #define CONFIG_SYS_DDR_CS0_BNDS_PERF 0x0000007F /* Interleaving Enabled */
  125. #define CONFIG_SYS_DDR_CS1_BNDS_PERF 0x00000000 /* Interleaving Enabled */
  126. #define CONFIG_SYS_DDR_CS1_CONFIG_PERF 0x80014302
  127. #define CONFIG_SYS_DDR_TIMING_1_PERF 0x5C58E544
  128. #define CONFIG_SYS_DDR_TIMING_2_PERF 0x0FA888CA
  129. /* Type = DDR3: cs0-cs1 interleaving */
  130. #define CONFIG_SYS_DDR_CONTROL_PERF 0xC70C4008
  131. #define CONFIG_SYS_DDR_CDR_1 0x00000000
  132. #define CONFIG_SYS_DDR_CDR_2 0x00000000
  133. /*
  134. * Memory map
  135. *
  136. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  137. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  138. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  139. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  140. *
  141. * Localbus non-cacheable
  142. * 0xe000_0000 0xe003_ffff BCSR 256K BCSR
  143. * 0xee00_0000 0xefff_ffff NOR flash 32M NOR flash
  144. * 0xff00_0000 0xff3f_ffff DPAA_QBMAN 4M
  145. * 0xff60_0000 0xff7f_ffff CCSR 2M non-cacheable
  146. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  147. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  148. */
  149. /*
  150. * Local Bus Definitions
  151. */
  152. #define CONFIG_SYS_BCSR_BASE 0xe0000000 /* start of on board FPGA */
  153. #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
  154. #ifndef CONFIG_NAND
  155. #define CONFIG_SYS_FLASH_BASE 0xee000000 /* start of FLASH 32M */
  156. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  157. #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  158. | BR_PS_16 | BR_V)
  159. #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
  160. #define CONFIG_FLASH_CFI_DRIVER
  161. #define CONFIG_SYS_FLASH_CFI
  162. #define CONFIG_SYS_FLASH_EMPTY_INFO
  163. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  164. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
  165. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  166. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  167. #else
  168. #define CONFIG_SYS_NO_FLASH
  169. #endif
  170. #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND)
  171. #define CONFIG_SYS_RAMBOOT
  172. #endif
  173. #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f function */
  174. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  175. #define CONFIG_SYS_INIT_RAM_LOCK
  176. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  177. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  178. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  179. #define CONFIG_SYS_GBL_DATA_OFFSET \
  180. (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  181. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  182. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  183. #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
  184. #ifndef CONFIG_NAND_SPL
  185. #define CONFIG_SYS_NAND_BASE 0xffa00000
  186. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  187. #else
  188. #define CONFIG_SYS_NAND_BASE 0xfff00000
  189. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  190. #endif
  191. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  192. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  193. #define CONFIG_MTD_NAND_VERIFY_WRITE
  194. #define CONFIG_CMD_NAND
  195. #define CONFIG_NAND_FSL_ELBC
  196. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
  197. /* NAND boot: 4K NAND loader config */
  198. #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
  199. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) + CONFIG_SYS_NAND_SPL_SIZE)
  200. #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000 - CONFIG_SYS_NAND_SPL_SIZE)
  201. #define CONFIG_SYS_NAND_U_BOOT_START 0x11000000
  202. #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
  203. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  204. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
  205. /* NAND flash config */
  206. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  207. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  208. | BR_PS_8 /* Port Size = 8bit */ \
  209. | BR_MS_FCM /* MSEL = FCM */ \
  210. | BR_V) /* valid */
  211. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFF80000 /* length 32K */ \
  212. | OR_FCM_CSCT \
  213. | OR_FCM_CST \
  214. | OR_FCM_CHT \
  215. | OR_FCM_SCY_1 \
  216. | OR_FCM_TRLX \
  217. | OR_FCM_EHTR)
  218. #ifdef CONFIG_RAMBOOT_NAND
  219. /* NAND Base Address */
  220. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  221. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  222. /* chip select 1 - BCSR */
  223. #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_BCSR_BASE_PHYS) \
  224. | BR_MS_GPCM | BR_PS_8 | BR_V)
  225. #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB | OR_GPCM_CSNT | OR_GPCM_XACS \
  226. | OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR \
  227. | OR_GPCM_EAD)
  228. #else
  229. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  230. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  231. /* chip select 1 - BCSR */
  232. #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_BCSR_BASE_PHYS) \
  233. | BR_MS_GPCM | BR_PS_8 | BR_V)
  234. #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB | OR_GPCM_CSNT | OR_GPCM_XACS \
  235. | OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR \
  236. | OR_GPCM_EAD)
  237. #endif
  238. /* Serial Port
  239. * open - index 2
  240. * shorted - index 1
  241. */
  242. #define CONFIG_CONS_INDEX 1
  243. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  244. #define CONFIG_SYS_NS16550
  245. #define CONFIG_SYS_NS16550_SERIAL
  246. #define CONFIG_SYS_NS16550_REG_SIZE 1
  247. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  248. #ifdef CONFIG_NAND_SPL
  249. #define CONFIG_NS16550_MIN_FUNCTIONS
  250. #endif
  251. #define CONFIG_SYS_BAUDRATE_TABLE \
  252. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  253. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
  254. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
  255. /* Use the HUSH parser */
  256. #define CONFIG_SYS_HUSH_PARSER
  257. #ifdef CONFIG_SYS_HUSH_PARSER
  258. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  259. #endif
  260. /*
  261. * Pass open firmware flat tree
  262. */
  263. #define CONFIG_OF_LIBFDT
  264. #define CONFIG_OF_BOARD_SETUP
  265. #define CONFIG_OF_STDOUT_VIA_ALIAS
  266. #define CONFIG_SYS_64BIT_VSPRINTF
  267. #define CONFIG_SYS_64BIT_STRTOUL
  268. /* new uImage format support */
  269. #define CONFIG_FIT
  270. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  271. /* I2C */
  272. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  273. #define CONFIG_HARD_I2C /* I2C with hardware support */
  274. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  275. #define CONFIG_I2C_MULTI_BUS
  276. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  277. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
  278. #define CONFIG_SYS_I2C_SLAVE 0x7F
  279. #define CONFIG_SYS_I2C_OFFSET 0x3000
  280. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  281. /*
  282. * I2C2 EEPROM
  283. */
  284. #define CONFIG_ID_EEPROM
  285. #ifdef CONFIG_ID_EEPROM
  286. #define CONFIG_SYS_I2C_EEPROM_NXID
  287. #endif
  288. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
  289. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  290. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  291. #define CONFIG_CMD_I2C
  292. /*
  293. * eSPI - Enhanced SPI
  294. */
  295. #define CONFIG_SPI_FLASH
  296. #define CONFIG_SPI_FLASH_ATMEL
  297. #define CONFIG_HARD_SPI
  298. #define CONFIG_FSL_ESPI
  299. #define CONFIG_CMD_SF
  300. #define CONFIG_SF_DEFAULT_SPEED 10000000
  301. #define CONFIG_SF_DEFAULT_MODE 0
  302. /*
  303. * General PCI
  304. * Memory space is mapped 1-1, but I/O space must start from 0.
  305. */
  306. /* controller 3, Slot 1, tgtid 3, Base address b000 */
  307. #define CONFIG_SYS_PCIE3_NAME "Slot 3"
  308. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  309. #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
  310. #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
  311. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  312. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  313. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  314. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  315. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  316. /* controller 2, direct to uli, tgtid 2, Base address 9000 */
  317. #define CONFIG_SYS_PCIE2_NAME "Slot 2"
  318. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  319. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  320. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  321. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  322. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  323. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  324. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  325. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  326. /* controller 1, Slot 2, tgtid 1, Base address a000 */
  327. #define CONFIG_SYS_PCIE1_NAME "Slot 1"
  328. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  329. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  330. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  331. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  332. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  333. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  334. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  335. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  336. #if defined(CONFIG_PCI)
  337. #define CONFIG_E1000 /* Defind e1000 pci Ethernet card */
  338. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  339. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  340. #endif /* CONFIG_PCI */
  341. /*
  342. * Environment
  343. */
  344. #define CONFIG_ENV_OVERWRITE
  345. #if defined(CONFIG_SYS_RAMBOOT)
  346. #if defined(CONFIG_RAMBOOT_NAND)
  347. #define CONFIG_ENV_IS_IN_NAND
  348. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  349. #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
  350. #else
  351. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  352. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x4000)
  353. #define CONFIG_ENV_SIZE 0x2000
  354. #endif
  355. #else
  356. #define CONFIG_ENV_IS_IN_FLASH
  357. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  358. #define CONFIG_ENV_ADDR 0xfff80000
  359. #else
  360. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  361. #endif
  362. #define CONFIG_ENV_SIZE 0x2000
  363. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  364. #endif
  365. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  366. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  367. /*
  368. * Command line configuration.
  369. */
  370. #include <config_cmd_default.h>
  371. #define CONFIG_CMD_IRQ
  372. #define CONFIG_CMD_PING
  373. #define CONFIG_CMD_MII
  374. #define CONFIG_CMD_ELF
  375. #define CONFIG_CMD_SETEXPR
  376. #define CONFIG_CMD_REGINFO
  377. #if defined(CONFIG_PCI)
  378. #define CONFIG_CMD_PCI
  379. #define CONFIG_CMD_NET
  380. #endif
  381. /*
  382. * USB
  383. */
  384. #define CONFIG_USB_EHCI
  385. #ifdef CONFIG_USB_EHCI
  386. #define CONFIG_CMD_USB
  387. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  388. #define CONFIG_USB_EHCI_FSL
  389. #define CONFIG_USB_STORAGE
  390. #define CONFIG_CMD_FAT
  391. #define CONFIG_CMD_EXT2
  392. #define CONFIG_CMD_FAT
  393. #define CONFIG_DOS_PARTITION
  394. #endif
  395. /*
  396. * Miscellaneous configurable options
  397. */
  398. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  399. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  400. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  401. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  402. #if defined(CONFIG_CMD_KGDB)
  403. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  404. #else
  405. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  406. #endif
  407. /* Print Buffer Size */
  408. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
  409. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  410. /* Boot Argument Buffer Size */
  411. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  412. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  413. /*
  414. * For booting Linux, the board info and command line data
  415. * have to be in the first 16 MB of memory, since this is
  416. * the maximum mapped by the Linux kernel during initialization.
  417. */
  418. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  419. #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
  420. #if defined(CONFIG_CMD_KGDB)
  421. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  422. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  423. #endif
  424. /*
  425. * Environment Configuration
  426. */
  427. #define CONFIG_BOOTFILE "uImage"
  428. #define CONFIG_UBOOTPATH (u-boot.bin) /* U-Boot image on TFTP server */
  429. /* default location for tftp and bootm */
  430. #define CONFIG_LOADADDR 1000000
  431. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  432. #define CONFIG_BAUDRATE 115200
  433. /* Qman/Bman */
  434. #define CONFIG_SYS_DPAA_QBMAN /* support Q/Bman */
  435. #define CONFIG_SYS_QMAN_MEM_BASE 0xff000000
  436. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  437. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  438. #define CONFIG_SYS_BMAN_MEM_BASE 0xff200000
  439. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  440. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  441. /* For FM */
  442. #define CONFIG_SYS_DPAA_FMAN
  443. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  444. #ifdef CONFIG_SYS_DPAA_FMAN
  445. #define CONFIG_FMAN_ENET
  446. #define CONFIG_PHY_MARVELL
  447. #endif
  448. #ifndef CONFIG_NAND
  449. /* Default address of microcode for the Linux Fman driver */
  450. /* QE microcode/firmware address */
  451. #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000
  452. #else
  453. #define CONFIG_SYS_QE_FW_IN_NAND 0x1f00000
  454. #endif
  455. #define CONFIG_SYS_FMAN_FW_LENGTH 0x10000
  456. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_FMAN_FW_LENGTH)
  457. #ifdef CONFIG_FMAN_ENET
  458. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
  459. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x7
  460. #define CONFIG_SYS_TBIPA_VALUE 8
  461. #define CONFIG_MII /* MII PHY management */
  462. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  463. #endif
  464. #define CONFIG_EXTRA_ENV_SETTINGS \
  465. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
  466. #endif /* __CONFIG_H */