123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548 |
- /*
- * Copyright 2010-2011 Freescale Semiconductor, Inc.
- *
- * Authors: Roy Zang <tie-fei.zang@freescale.com>
- * Chunhe Lan <b25806@freescale.com>
- *
- * See file CREDITS for list of people who contributed to this
- * project.
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License as
- * published by the Free Software Foundation; either version 2 of
- * the License, or (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
- * MA 02111-1307 USA
- */
- /*
- * p1023rds board configuration file
- *
- */
- #ifndef __CONFIG_H
- #define __CONFIG_H
- #ifdef CONFIG_NAND
- #define CONFIG_NAND_U_BOOT
- #define CONFIG_RAMBOOT_NAND
- #endif
- #ifdef CONFIG_NAND_U_BOOT
- #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
- #define CONFIG_SYS_TEXT_BASE 0x11001000
- #ifdef CONFIG_NAND_SPL
- #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
- #else
- #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
- #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
- #endif /* CONFIG_NAND_SPL */
- #endif
- #ifndef CONFIG_SYS_TEXT_BASE
- #define CONFIG_SYS_TEXT_BASE 0xeff80000
- #endif
- #ifndef CONFIG_SYS_MONITOR_BASE
- #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
- #endif
- #ifndef CONFIG_RESET_VECTOR_ADDRESS
- #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
- #endif
- /* High Level Configuration Options */
- #define CONFIG_BOOKE /* BOOKE */
- #define CONFIG_E500 /* BOOKE e500 family */
- #define CONFIG_MPC85xx
- #define CONFIG_P1023
- #define CONFIG_P1023RDS
- #define CONFIG_MP /* support multiple processors */
- #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
- #define CONFIG_PCI /* Enable PCI/PCIE */
- #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
- #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */
- #define CONFIG_PCIE3 /* PCIE controler 3 (slot 3) */
- #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
- #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
- #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
- #define CONFIG_FSL_LAW /* Use common FSL init code */
- #ifndef __ASSEMBLY__
- extern unsigned long get_clock_freq(void);
- #endif
- #define CONFIG_SYS_CLK_FREQ 66666666
- #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
- /*
- * These can be toggled for performance analysis, otherwise use default.
- */
- #define CONFIG_L2_CACHE /* toggle L2 cache */
- #define CONFIG_BTB /* toggle branch predition */
- #define CONFIG_HWCONFIG
- #define CONFIG_ENABLE_36BIT_PHYS
- #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
- #define CONFIG_SYS_MEMTEST_END 0x1fffffff /* fix me, only 1G */
- #define CONFIG_PANIC_HANG /* do not reset board on panic */
- #define CONFIG_SYS_LBC_LBCR 0x00000000 /* Implement conversion of
- addresses in the LBC */
- /* DDR Setup */
- #define CONFIG_VERY_BIG_RAM
- #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
- #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
- #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
- #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
- #define CONFIG_DIMM_SLOTS_PER_CTLR 1
- #define CONFIG_CHIP_SELECTS_PER_CTRL 2
- /* These are used when DDR doesn't use SPD. */
- #define CONFIG_SYS_SDRAM_SIZE 2048u /* DDR is 2GB */
- /* Default settings for "stable" mode */
- #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
- #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
- #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
- #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
- #define CONFIG_SYS_DDR_TIMING_3 0x00020000
- #define CONFIG_SYS_DDR_TIMING_0 0x40110104
- #define CONFIG_SYS_DDR_TIMING_1 0x5C59E544
- #define CONFIG_SYS_DDR_TIMING_2 0x0fA888CA
- #define CONFIG_SYS_DDR_MODE_1 0x00441210
- #define CONFIG_SYS_DDR_MODE_2 0x00000000
- #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
- #define CONFIG_SYS_DDR_INTERVAL 0x0A280100
- #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
- #define CONFIG_SYS_DDR_CLK_CTRL 0x01800000
- #define CONFIG_SYS_DDR_TIMING_4 0x00000001
- #define CONFIG_SYS_DDR_TIMING_5 0x01401400
- #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
- #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8675F605
- #define CONFIG_SYS_DDR_CONTROL 0xC70C0008 /* Type = DDR3: No Interleaving */
- #define CONFIG_SYS_DDR_CONTROL2 0x24401010
- #define CONFIG_SYS_DDR_CDR1 0x00000000
- #define CONFIG_SYS_DDR_CDR2 0x00000000
- #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
- #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
- #define CONFIG_SYS_DDR_SBE 0x00000000
- /* Settings that differ for "performance" mode */
- #define CONFIG_SYS_DDR_CS0_BNDS_PERF 0x0000007F /* Interleaving Enabled */
- #define CONFIG_SYS_DDR_CS1_BNDS_PERF 0x00000000 /* Interleaving Enabled */
- #define CONFIG_SYS_DDR_CS1_CONFIG_PERF 0x80014302
- #define CONFIG_SYS_DDR_TIMING_1_PERF 0x5C58E544
- #define CONFIG_SYS_DDR_TIMING_2_PERF 0x0FA888CA
- /* Type = DDR3: cs0-cs1 interleaving */
- #define CONFIG_SYS_DDR_CONTROL_PERF 0xC70C4008
- #define CONFIG_SYS_DDR_CDR_1 0x00000000
- #define CONFIG_SYS_DDR_CDR_2 0x00000000
- /*
- * Memory map
- *
- * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
- * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
- * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
- * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
- *
- * Localbus non-cacheable
- * 0xe000_0000 0xe003_ffff BCSR 256K BCSR
- * 0xee00_0000 0xefff_ffff NOR flash 32M NOR flash
- * 0xff00_0000 0xff3f_ffff DPAA_QBMAN 4M
- * 0xff60_0000 0xff7f_ffff CCSR 2M non-cacheable
- * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
- * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
- */
- /*
- * Local Bus Definitions
- */
- #define CONFIG_SYS_BCSR_BASE 0xe0000000 /* start of on board FPGA */
- #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
- #ifndef CONFIG_NAND
- #define CONFIG_SYS_FLASH_BASE 0xee000000 /* start of FLASH 32M */
- #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
- #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
- | BR_PS_16 | BR_V)
- #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
- #define CONFIG_FLASH_CFI_DRIVER
- #define CONFIG_SYS_FLASH_CFI
- #define CONFIG_SYS_FLASH_EMPTY_INFO
- #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
- #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
- #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
- #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
- #else
- #define CONFIG_SYS_NO_FLASH
- #endif
- #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND)
- #define CONFIG_SYS_RAMBOOT
- #endif
- #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f function */
- #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
- #define CONFIG_SYS_INIT_RAM_LOCK
- #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
- #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
- #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
- #define CONFIG_SYS_GBL_DATA_OFFSET \
- (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
- #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
- #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
- #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
- #ifndef CONFIG_NAND_SPL
- #define CONFIG_SYS_NAND_BASE 0xffa00000
- #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
- #else
- #define CONFIG_SYS_NAND_BASE 0xfff00000
- #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
- #endif
- #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
- #define CONFIG_SYS_MAX_NAND_DEVICE 1
- #define CONFIG_MTD_NAND_VERIFY_WRITE
- #define CONFIG_CMD_NAND
- #define CONFIG_NAND_FSL_ELBC
- #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
- /* NAND boot: 4K NAND loader config */
- #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
- #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) + CONFIG_SYS_NAND_SPL_SIZE)
- #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000 - CONFIG_SYS_NAND_SPL_SIZE)
- #define CONFIG_SYS_NAND_U_BOOT_START 0x11000000
- #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
- #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
- #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
- /* NAND flash config */
- #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
- | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
- | BR_PS_8 /* Port Size = 8bit */ \
- | BR_MS_FCM /* MSEL = FCM */ \
- | BR_V) /* valid */
- #define CONFIG_SYS_NAND_OR_PRELIM (0xFFF80000 /* length 32K */ \
- | OR_FCM_CSCT \
- | OR_FCM_CST \
- | OR_FCM_CHT \
- | OR_FCM_SCY_1 \
- | OR_FCM_TRLX \
- | OR_FCM_EHTR)
- #ifdef CONFIG_RAMBOOT_NAND
- /* NAND Base Address */
- #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
- #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
- /* chip select 1 - BCSR */
- #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_BCSR_BASE_PHYS) \
- | BR_MS_GPCM | BR_PS_8 | BR_V)
- #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB | OR_GPCM_CSNT | OR_GPCM_XACS \
- | OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR \
- | OR_GPCM_EAD)
- #else
- #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
- #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
- /* chip select 1 - BCSR */
- #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_BCSR_BASE_PHYS) \
- | BR_MS_GPCM | BR_PS_8 | BR_V)
- #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB | OR_GPCM_CSNT | OR_GPCM_XACS \
- | OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR \
- | OR_GPCM_EAD)
- #endif
- /* Serial Port
- * open - index 2
- * shorted - index 1
- */
- #define CONFIG_CONS_INDEX 1
- #undef CONFIG_SERIAL_SOFTWARE_FIFO
- #define CONFIG_SYS_NS16550
- #define CONFIG_SYS_NS16550_SERIAL
- #define CONFIG_SYS_NS16550_REG_SIZE 1
- #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
- #ifdef CONFIG_NAND_SPL
- #define CONFIG_NS16550_MIN_FUNCTIONS
- #endif
- #define CONFIG_SYS_BAUDRATE_TABLE \
- {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
- #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
- #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
- /* Use the HUSH parser */
- #define CONFIG_SYS_HUSH_PARSER
- #ifdef CONFIG_SYS_HUSH_PARSER
- #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
- #endif
- /*
- * Pass open firmware flat tree
- */
- #define CONFIG_OF_LIBFDT
- #define CONFIG_OF_BOARD_SETUP
- #define CONFIG_OF_STDOUT_VIA_ALIAS
- #define CONFIG_SYS_64BIT_VSPRINTF
- #define CONFIG_SYS_64BIT_STRTOUL
- /* new uImage format support */
- #define CONFIG_FIT
- #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
- /* I2C */
- #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
- #define CONFIG_HARD_I2C /* I2C with hardware support */
- #undef CONFIG_SOFT_I2C /* I2C bit-banged */
- #define CONFIG_I2C_MULTI_BUS
- #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
- #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
- #define CONFIG_SYS_I2C_SLAVE 0x7F
- #define CONFIG_SYS_I2C_OFFSET 0x3000
- #define CONFIG_SYS_I2C2_OFFSET 0x3100
- /*
- * I2C2 EEPROM
- */
- #define CONFIG_ID_EEPROM
- #ifdef CONFIG_ID_EEPROM
- #define CONFIG_SYS_I2C_EEPROM_NXID
- #endif
- #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
- #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
- #define CONFIG_SYS_EEPROM_BUS_NUM 0
- #define CONFIG_CMD_I2C
- /*
- * eSPI - Enhanced SPI
- */
- #define CONFIG_SPI_FLASH
- #define CONFIG_SPI_FLASH_ATMEL
- #define CONFIG_HARD_SPI
- #define CONFIG_FSL_ESPI
- #define CONFIG_CMD_SF
- #define CONFIG_SF_DEFAULT_SPEED 10000000
- #define CONFIG_SF_DEFAULT_MODE 0
- /*
- * General PCI
- * Memory space is mapped 1-1, but I/O space must start from 0.
- */
- /* controller 3, Slot 1, tgtid 3, Base address b000 */
- #define CONFIG_SYS_PCIE3_NAME "Slot 3"
- #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
- #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
- #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
- #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
- #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
- #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
- #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
- #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
- /* controller 2, direct to uli, tgtid 2, Base address 9000 */
- #define CONFIG_SYS_PCIE2_NAME "Slot 2"
- #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
- #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
- #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
- #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
- #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
- #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
- #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
- #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
- /* controller 1, Slot 2, tgtid 1, Base address a000 */
- #define CONFIG_SYS_PCIE1_NAME "Slot 1"
- #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
- #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
- #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
- #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
- #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
- #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
- #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
- #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
- #if defined(CONFIG_PCI)
- #define CONFIG_E1000 /* Defind e1000 pci Ethernet card */
- #define CONFIG_PCI_PNP /* do pci plug-and-play */
- #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
- #endif /* CONFIG_PCI */
- /*
- * Environment
- */
- #define CONFIG_ENV_OVERWRITE
- #if defined(CONFIG_SYS_RAMBOOT)
- #if defined(CONFIG_RAMBOOT_NAND)
- #define CONFIG_ENV_IS_IN_NAND
- #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
- #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
- #else
- #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
- #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x4000)
- #define CONFIG_ENV_SIZE 0x2000
- #endif
- #else
- #define CONFIG_ENV_IS_IN_FLASH
- #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
- #define CONFIG_ENV_ADDR 0xfff80000
- #else
- #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
- #endif
- #define CONFIG_ENV_SIZE 0x2000
- #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
- #endif
- #define CONFIG_LOADS_ECHO /* echo on for serial download */
- #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
- /*
- * Command line configuration.
- */
- #include <config_cmd_default.h>
- #define CONFIG_CMD_IRQ
- #define CONFIG_CMD_PING
- #define CONFIG_CMD_MII
- #define CONFIG_CMD_ELF
- #define CONFIG_CMD_SETEXPR
- #define CONFIG_CMD_REGINFO
- #if defined(CONFIG_PCI)
- #define CONFIG_CMD_PCI
- #define CONFIG_CMD_NET
- #endif
- /*
- * USB
- */
- #define CONFIG_USB_EHCI
- #ifdef CONFIG_USB_EHCI
- #define CONFIG_CMD_USB
- #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
- #define CONFIG_USB_EHCI_FSL
- #define CONFIG_USB_STORAGE
- #define CONFIG_CMD_FAT
- #define CONFIG_CMD_EXT2
- #define CONFIG_CMD_FAT
- #define CONFIG_DOS_PARTITION
- #endif
- /*
- * Miscellaneous configurable options
- */
- #define CONFIG_SYS_LONGHELP /* undef to save memory */
- #define CONFIG_CMDLINE_EDITING /* Command-line editing */
- #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
- #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
- #if defined(CONFIG_CMD_KGDB)
- #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
- #else
- #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
- #endif
- /* Print Buffer Size */
- #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
- #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
- /* Boot Argument Buffer Size */
- #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
- #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
- /*
- * For booting Linux, the board info and command line data
- * have to be in the first 16 MB of memory, since this is
- * the maximum mapped by the Linux kernel during initialization.
- */
- #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
- #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
- #if defined(CONFIG_CMD_KGDB)
- #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
- #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
- #endif
- /*
- * Environment Configuration
- */
- #define CONFIG_BOOTFILE "uImage"
- #define CONFIG_UBOOTPATH (u-boot.bin) /* U-Boot image on TFTP server */
- /* default location for tftp and bootm */
- #define CONFIG_LOADADDR 1000000
- #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
- #define CONFIG_BAUDRATE 115200
- /* Qman/Bman */
- #define CONFIG_SYS_DPAA_QBMAN /* support Q/Bman */
- #define CONFIG_SYS_QMAN_MEM_BASE 0xff000000
- #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
- #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
- #define CONFIG_SYS_BMAN_MEM_BASE 0xff200000
- #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
- #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
- /* For FM */
- #define CONFIG_SYS_DPAA_FMAN
- #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
- #ifdef CONFIG_SYS_DPAA_FMAN
- #define CONFIG_FMAN_ENET
- #define CONFIG_PHY_MARVELL
- #endif
- #ifndef CONFIG_NAND
- /* Default address of microcode for the Linux Fman driver */
- /* QE microcode/firmware address */
- #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000
- #else
- #define CONFIG_SYS_QE_FW_IN_NAND 0x1f00000
- #endif
- #define CONFIG_SYS_FMAN_FW_LENGTH 0x10000
- #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_FMAN_FW_LENGTH)
- #ifdef CONFIG_FMAN_ENET
- #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
- #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x7
- #define CONFIG_SYS_TBIPA_VALUE 8
- #define CONFIG_MII /* MII PHY management */
- #define CONFIG_ETHPRIME "FM1@DTSEC1"
- #endif
- #define CONFIG_EXTRA_ENV_SETTINGS \
- "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
- #endif /* __CONFIG_H */
|