OXC.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC824X 1
  34. #define CONFIG_MPC8240 1
  35. #define CONFIG_OXC 1
  36. #define CONFIG_SYS_TEXT_BASE 0xFFF00000
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  38. #define CONFIG_IDENT_STRING " [oxc] "
  39. #define CONFIG_WATCHDOG 1
  40. #define CONFIG_SHOW_ACTIVITY 1
  41. #define CONFIG_SHOW_BOOT_PROGRESS 1
  42. #define CONFIG_CONS_INDEX 1
  43. #define CONFIG_BAUDRATE 9600
  44. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  45. /*
  46. * BOOTP options
  47. */
  48. #define CONFIG_BOOTP_BOOTFILESIZE
  49. #define CONFIG_BOOTP_BOOTPATH
  50. #define CONFIG_BOOTP_GATEWAY
  51. #define CONFIG_BOOTP_HOSTNAME
  52. /*
  53. * Command line configuration.
  54. */
  55. #include <config_cmd_default.h>
  56. #define CONFIG_CMD_ELF
  57. /*
  58. * Miscellaneous configurable options
  59. */
  60. #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
  61. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  62. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  63. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  64. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  65. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  66. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  67. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  68. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */
  69. /*-----------------------------------------------------------------------
  70. * Boot options
  71. */
  72. #define CONFIG_SERVERIP 10.0.0.1
  73. #define CONFIG_GATEWAYIP 10.0.0.1
  74. #define CONFIG_NETMASK 255.255.255.0
  75. #define CONFIG_LOADADDR 0x10000
  76. #define CONFIG_BOOTFILE "/mnt/ide0/p2/usr/tftp/oxc.elf"
  77. #define CONFIG_BOOTCOMMAND "tftp 0x10000 ; bootelf 0x10000"
  78. #define CONFIG_BOOTDELAY 10
  79. #define CONFIG_SYS_OXC_GENERATE_IP 1 /* Generate IP automatically */
  80. #define CONFIG_SYS_OXC_IPMASK 0x0A000000 /* 10.0.0.x */
  81. /*-----------------------------------------------------------------------
  82. * PCI stuff
  83. */
  84. #define CONFIG_PCI /* include pci support */
  85. #define CONFIG_EEPRO100 /* Ethernet Express PRO 100 */
  86. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  87. #define PCI_ENET0_IOADDR 0x80000000
  88. #define PCI_ENET0_MEMADDR 0x80000000
  89. #define PCI_ENET1_IOADDR 0x81000000
  90. #define PCI_ENET1_MEMADDR 0x81000000
  91. /*-----------------------------------------------------------------------
  92. * FLASH
  93. */
  94. #define CONFIG_SYS_FLASH_PRELIMBASE 0xFF800000
  95. #define CONFIG_SYS_FLASH_BASE (0-flash_info[0].size)
  96. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  97. #define CONFIG_SYS_MAX_FLASH_SECT 32 /* max number of sectors on one chip */
  98. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  99. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  100. /*-----------------------------------------------------------------------
  101. * RAM
  102. */
  103. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  104. #define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
  105. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  106. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  107. #define CONFIG_SYS_MONITOR_LEN 0x00030000
  108. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_PRELIMBASE)
  109. # define CONFIG_SYS_RAMBOOT 1
  110. #else
  111. # undef CONFIG_SYS_RAMBOOT
  112. #endif
  113. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  114. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
  115. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  116. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  117. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  118. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  119. #define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  120. /*-----------------------------------------------------------------------
  121. * Memory mapping
  122. */
  123. #define CONFIG_SYS_CPLD_BASE 0xff000000 /* CPLD registers */
  124. #define CONFIG_SYS_CPLD_WATCHDOG (CONFIG_SYS_CPLD_BASE) /* Watchdog */
  125. #define CONFIG_SYS_CPLD_RESET (CONFIG_SYS_CPLD_BASE + 0x040000) /* Minor resets */
  126. #define CONFIG_SYS_UART_BASE (CONFIG_SYS_CPLD_BASE + 0x700000) /* debug UART */
  127. /*-----------------------------------------------------------------------
  128. * NS16550 Configuration
  129. */
  130. #define CONFIG_SYS_NS16550
  131. #define CONFIG_SYS_NS16550_SERIAL
  132. #define CONFIG_SYS_NS16550_REG_SIZE -4
  133. #define CONFIG_SYS_NS16550_CLK 1843200
  134. #define CONFIG_SYS_NS16550_COM1 CONFIG_SYS_UART_BASE
  135. /*-----------------------------------------------------------------------
  136. * I2C Bus
  137. */
  138. #define CONFIG_I2C 1 /* I2C support on ... */
  139. #define CONFIG_HARD_I2C 1 /* ... hardware one */
  140. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  141. #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */
  142. #define CONFIG_SYS_I2C_EXPANDER0_ADDR 0x20 /* PCF8574 expander 0 addrerr */
  143. #define CONFIG_SYS_I2C_EXPANDER1_ADDR 0x21 /* PCF8574 expander 1 addrerr */
  144. #define CONFIG_SYS_I2C_EXPANDER2_ADDR 0x26 /* PCF8574 expander 2 addrerr */
  145. /*-----------------------------------------------------------------------
  146. * Environment
  147. */
  148. #define CONFIG_ENV_IS_IN_FLASH 1
  149. #define CONFIG_ENV_ADDR 0xFFF30000 /* Offset of Environment Sector */
  150. #define CONFIG_ENV_SIZE 0x00010000 /* Total Size of Environment Sector */
  151. #define CONFIG_ENV_OVERWRITE 1 /* Allow modifying the environment */
  152. /*
  153. * Low Level Configuration Settings
  154. * (address mappings, register initial values, etc.)
  155. * You should know what you are doing if you make changes here.
  156. */
  157. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  158. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 2
  159. #define CONFIG_SYS_EUMB_ADDR 0xFC000000
  160. /* MCCR1 */
  161. #define CONFIG_SYS_ROMNAL 0 /* rom/flash next access time */
  162. #define CONFIG_SYS_ROMFAL 19 /* rom/flash access time */
  163. /* MCCR2 */
  164. #define CONFIG_SYS_ASRISE 15 /* ASRISE=15 clocks */
  165. #define CONFIG_SYS_ASFALL 3 /* ASFALL=3 clocks */
  166. #define CONFIG_SYS_REFINT 1000 /* REFINT=1000 clocks */
  167. /* MCCR3 */
  168. #define CONFIG_SYS_BSTOPRE 0x35c /* Burst To Precharge */
  169. #define CONFIG_SYS_REFREC 7 /* Refresh to activate interval */
  170. #define CONFIG_SYS_RDLAT 4 /* data latency from read command */
  171. /* MCCR4 */
  172. #define CONFIG_SYS_PRETOACT 2 /* Precharge to activate interval */
  173. #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
  174. #define CONFIG_SYS_ACTORW 2 /* Activate to R/W */
  175. #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  176. #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
  177. #define CONFIG_SYS_SDMODE_BURSTLEN 3 /* SDMODE Burst length 2=4, 3=8 */
  178. #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
  179. /* memory bank settings*/
  180. /*
  181. * only bits 20-29 are actually used from these vales to set the
  182. * start/end address the upper two bits will be 0, and the lower 20
  183. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  184. * end address
  185. */
  186. #define CONFIG_SYS_BANK0_START 0x00000000
  187. #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
  188. #define CONFIG_SYS_BANK0_ENABLE 1
  189. #define CONFIG_SYS_BANK1_START 0x00000000
  190. #define CONFIG_SYS_BANK1_END 0x00000000
  191. #define CONFIG_SYS_BANK1_ENABLE 0
  192. #define CONFIG_SYS_BANK2_START 0x00000000
  193. #define CONFIG_SYS_BANK2_END 0x00000000
  194. #define CONFIG_SYS_BANK2_ENABLE 0
  195. #define CONFIG_SYS_BANK3_START 0x00000000
  196. #define CONFIG_SYS_BANK3_END 0x00000000
  197. #define CONFIG_SYS_BANK3_ENABLE 0
  198. #define CONFIG_SYS_BANK4_START 0x00000000
  199. #define CONFIG_SYS_BANK4_END 0x00000000
  200. #define CONFIG_SYS_BANK4_ENABLE 0
  201. #define CONFIG_SYS_BANK5_START 0x00000000
  202. #define CONFIG_SYS_BANK5_END 0x00000000
  203. #define CONFIG_SYS_BANK5_ENABLE 0
  204. #define CONFIG_SYS_BANK6_START 0x00000000
  205. #define CONFIG_SYS_BANK6_END 0x00000000
  206. #define CONFIG_SYS_BANK6_ENABLE 0
  207. #define CONFIG_SYS_BANK7_START 0x00000000
  208. #define CONFIG_SYS_BANK7_END 0x00000000
  209. #define CONFIG_SYS_BANK7_ENABLE 0
  210. /*
  211. * Memory bank enable bitmask, specifying which of the banks defined above
  212. are actually present. MSB is for bank #7, LSB is for bank #0.
  213. */
  214. #define CONFIG_SYS_BANK_ENABLE 0x01
  215. #define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
  216. /* see 8240 book for bit definitions */
  217. #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
  218. /* currently accessed page in memory */
  219. /* see 8240 book for details */
  220. /* SDRAM 0 - 256MB */
  221. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  222. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  223. /* stack in DCACHE @ 1GB (no backing mem) */
  224. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  225. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  226. /* PCI memory */
  227. #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  228. #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  229. /* Flash, config addrs, etc */
  230. #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  231. #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  232. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  233. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  234. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  235. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  236. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  237. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  238. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  239. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  240. /*
  241. * For booting Linux, the board info and command line data
  242. * have to be in the first 8 MB of memory, since this is
  243. * the maximum mapped by the Linux kernel during initialization.
  244. */
  245. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  246. /*-----------------------------------------------------------------------
  247. * Cache Configuration
  248. */
  249. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  250. #if defined(CONFIG_CMD_KGDB)
  251. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  252. #endif
  253. #endif /* __CONFIG_H */