NETVIA.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * (C) Copyright 2000-2010
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
  25. * U-Boot port on NetVia board
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  34. #define CONFIG_NETVIA 1 /* ...on a NetVia board */
  35. #define CONFIG_SYS_TEXT_BASE 0x40000000
  36. #if !defined(CONFIG_NETVIA_VERSION) || CONFIG_NETVIA_VERSION == 1
  37. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  38. #undef CONFIG_8xx_CONS_SMC2
  39. #undef CONFIG_8xx_CONS_NONE
  40. #else
  41. #define CONFIG_8xx_CONS_NONE
  42. #define CONFIG_MAX3100_SERIAL
  43. #endif
  44. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  45. #define CONFIG_XIN 10000000
  46. #define CONFIG_8xx_GCLK_FREQ 80000000
  47. #if 0
  48. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  49. #else
  50. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  51. #endif
  52. #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */
  53. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  54. #undef CONFIG_BOOTARGS
  55. #define CONFIG_BOOTCOMMAND \
  56. "tftpboot; " \
  57. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  58. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  59. "bootm"
  60. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  61. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  62. #undef CONFIG_WATCHDOG /* watchdog disabled */
  63. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  64. #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
  65. #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
  66. #endif
  67. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  68. /*
  69. * BOOTP options
  70. */
  71. #define CONFIG_BOOTP_SUBNETMASK
  72. #define CONFIG_BOOTP_GATEWAY
  73. #define CONFIG_BOOTP_HOSTNAME
  74. #define CONFIG_BOOTP_BOOTPATH
  75. #define CONFIG_BOOTP_BOOTFILESIZE
  76. #define CONFIG_BOOTP_NISDOMAIN
  77. #undef CONFIG_MAC_PARTITION
  78. #undef CONFIG_DOS_PARTITION
  79. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  80. /*
  81. * Command line configuration.
  82. */
  83. #include <config_cmd_default.h>
  84. #define CONFIG_CMD_DHCP
  85. #define CONFIG_CMD_PING
  86. #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
  87. /* #define CONFIG_CMD_NAND */ /* disabled */
  88. #endif
  89. #define CONFIG_BOARD_EARLY_INIT_F 1
  90. #define CONFIG_MISC_INIT_R
  91. /*
  92. * Miscellaneous configurable options
  93. */
  94. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  95. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  96. #if defined(CONFIG_CMD_KGDB)
  97. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  98. #else
  99. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  100. #endif
  101. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  102. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  103. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  104. #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */
  105. #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
  106. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  107. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  108. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  109. /*
  110. * Low Level Configuration Settings
  111. * (address mappings, register initial values, etc.)
  112. * You should know what you are doing if you make changes here.
  113. */
  114. /*-----------------------------------------------------------------------
  115. * Internal Memory Mapped Register
  116. */
  117. #define CONFIG_SYS_IMMR 0xFF000000
  118. /*-----------------------------------------------------------------------
  119. * Definitions for initial stack pointer and data area (in DPRAM)
  120. */
  121. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  122. #define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */
  123. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  124. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  125. /*-----------------------------------------------------------------------
  126. * Start addresses for the final memory configuration
  127. * (Set up by the startup code)
  128. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  129. */
  130. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  131. #define CONFIG_SYS_FLASH_BASE 0x40000000
  132. #if defined(DEBUG)
  133. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  134. #else
  135. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  136. #endif
  137. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  138. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  139. /*
  140. * For booting Linux, the board info and command line data
  141. * have to be in the first 8 MB of memory, since this is
  142. * the maximum mapped by the Linux kernel during initialization.
  143. */
  144. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  145. /*-----------------------------------------------------------------------
  146. * FLASH organization
  147. */
  148. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  149. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  150. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  151. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  152. #define CONFIG_ENV_IS_IN_FLASH 1
  153. #define CONFIG_ENV_SECT_SIZE 0x10000
  154. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x60000)
  155. #define CONFIG_ENV_SIZE 0x4000
  156. #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + 0x70000)
  157. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  158. /*-----------------------------------------------------------------------
  159. * Cache Configuration
  160. */
  161. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  162. #if defined(CONFIG_CMD_KGDB)
  163. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  164. #endif
  165. /*-----------------------------------------------------------------------
  166. * SYPCR - System Protection Control 11-9
  167. * SYPCR can only be written once after reset!
  168. *-----------------------------------------------------------------------
  169. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  170. */
  171. #if defined(CONFIG_WATCHDOG)
  172. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  173. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  174. #else
  175. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  176. #endif
  177. /*-----------------------------------------------------------------------
  178. * SIUMCR - SIU Module Configuration 11-6
  179. *-----------------------------------------------------------------------
  180. * PCMCIA config., multi-function pin tri-state
  181. */
  182. #ifndef CONFIG_CAN_DRIVER
  183. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
  184. #else /* we must activate GPL5 in the SIUMCR for CAN */
  185. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
  186. #endif /* CONFIG_CAN_DRIVER */
  187. /*-----------------------------------------------------------------------
  188. * TBSCR - Time Base Status and Control 11-26
  189. *-----------------------------------------------------------------------
  190. * Clear Reference Interrupt Status, Timebase freezing enabled
  191. */
  192. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  193. /*-----------------------------------------------------------------------
  194. * RTCSC - Real-Time Clock Status and Control Register 11-27
  195. *-----------------------------------------------------------------------
  196. */
  197. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  198. /*-----------------------------------------------------------------------
  199. * PISCR - Periodic Interrupt Status and Control 11-31
  200. *-----------------------------------------------------------------------
  201. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  202. */
  203. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  204. /*-----------------------------------------------------------------------
  205. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  206. *-----------------------------------------------------------------------
  207. * Reset PLL lock status sticky bit, timer expired status bit and timer
  208. * interrupt status bit
  209. *
  210. *
  211. *-----------------------------------------------------------------------
  212. * SCCR - System Clock and reset Control Register 15-27
  213. *-----------------------------------------------------------------------
  214. * Set clock output, timebase and RTC source and divider,
  215. * power management and some other internal clocks
  216. */
  217. #define SCCR_MASK SCCR_EBDF11
  218. #if CONFIG_8xx_GCLK_FREQ == 50000000
  219. #define CONFIG_SYS_PLPRCR ( ((5 - 1) << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  220. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  221. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  222. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  223. SCCR_DFALCD00)
  224. #elif CONFIG_8xx_GCLK_FREQ == 80000000
  225. #define CONFIG_SYS_PLPRCR ( ((8 - 1) << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  226. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  227. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  228. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  229. SCCR_DFALCD00 | SCCR_EBDF01)
  230. #endif
  231. /*-----------------------------------------------------------------------
  232. *
  233. *-----------------------------------------------------------------------
  234. *
  235. */
  236. /*#define CONFIG_SYS_DER 0x2002000F*/
  237. #define CONFIG_SYS_DER 0
  238. /*
  239. * Init Memory Controller:
  240. *
  241. * BR0/1 and OR0/1 (FLASH)
  242. */
  243. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  244. /* used to re-map FLASH both when starting from SRAM or FLASH:
  245. * restrict access enough to keep SRAM working (if any)
  246. * but not too much to meddle with FLASH accesses
  247. */
  248. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  249. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  250. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  251. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
  252. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  253. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  254. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  255. /*
  256. * BR3 and OR3 (SDRAM)
  257. *
  258. */
  259. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
  260. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  261. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  262. #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS)
  263. #define CONFIG_SYS_OR3_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM)
  264. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_PS_32 | BR_V)
  265. /*
  266. * Memory Periodic Timer Prescaler
  267. */
  268. /* periodic timer for refresh */
  269. #define CONFIG_SYS_MAMR_PTA 208
  270. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  271. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  272. /*
  273. * MAMR settings for SDRAM
  274. */
  275. /* 9 column SDRAM */
  276. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  277. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  278. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  279. /* Ethernet at SCC2 */
  280. #define CONFIG_SCC2_ENET
  281. /****************************************************************/
  282. #define DSP_SIZE 0x00010000 /* 64K */
  283. #define FPGA_SIZE 0x00010000 /* 64K */
  284. #define DSP0_BASE 0xF1000000
  285. #define DSP1_BASE (DSP0_BASE + DSP_SIZE)
  286. #define FPGA_BASE (DSP1_BASE + DSP_SIZE)
  287. #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
  288. #define ER_SIZE 0x00010000 /* 64K */
  289. #define ER_BASE (FPGA_BASE + FPGA_SIZE)
  290. #define NAND_SIZE 0x00010000 /* 64K */
  291. #define NAND_BASE (ER_BASE + ER_SIZE)
  292. #endif
  293. /****************************************************************/
  294. #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
  295. #define STATUS_LED_BIT 0x00000001 /* bit 31 */
  296. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  297. #define STATUS_LED_STATE STATUS_LED_BLINKING
  298. #define STATUS_LED_BIT1 0x00000002 /* bit 30 */
  299. #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
  300. #define STATUS_LED_STATE1 STATUS_LED_OFF
  301. #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
  302. #define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
  303. #endif
  304. /*****************************************************************************/
  305. #ifndef __ASSEMBLY__
  306. #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
  307. /* LEDs */
  308. /* last value written to the external register; we cannot read back */
  309. extern unsigned int last_er_val;
  310. /* led_id_t is unsigned long mask */
  311. typedef unsigned int led_id_t;
  312. static inline void __led_init(led_id_t mask, int state)
  313. {
  314. unsigned int new_er_val;
  315. if (state)
  316. new_er_val = last_er_val & ~mask;
  317. else
  318. new_er_val = last_er_val | mask;
  319. *(volatile unsigned int *)ER_BASE = new_er_val;
  320. last_er_val = new_er_val;
  321. }
  322. static inline void __led_toggle(led_id_t mask)
  323. {
  324. unsigned int new_er_val;
  325. new_er_val = last_er_val ^ mask;
  326. *(volatile unsigned int *)ER_BASE = new_er_val;
  327. last_er_val = new_er_val;
  328. }
  329. static inline void __led_set(led_id_t mask, int state)
  330. {
  331. unsigned int new_er_val;
  332. if (state)
  333. new_er_val = last_er_val & ~mask;
  334. else
  335. new_er_val = last_er_val | mask;
  336. *(volatile unsigned int *)ER_BASE = new_er_val;
  337. last_er_val = new_er_val;
  338. }
  339. /* MAX3100 console */
  340. #define MAX3100_SPI_RXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
  341. #define MAX3100_SPI_RXD_BIT 0x00000008
  342. #define MAX3100_SPI_TXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
  343. #define MAX3100_SPI_TXD_BIT 0x00000004
  344. #define MAX3100_SPI_CLK_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
  345. #define MAX3100_SPI_CLK_BIT 0x00000002
  346. #define MAX3100_CS_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat)
  347. #define MAX3100_CS_BIT 0x0010
  348. #endif
  349. #endif
  350. /*************************************************************************************************/
  351. #endif /* __CONFIG_H */