NETPHONE.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * (C) Copyright 2000-2010
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
  25. * U-Boot port on NetTA4 board
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #if !defined(CONFIG_NETPHONE_VERSION) || CONFIG_NETPHONE_VERSION > 2
  30. #error Unsupported CONFIG_NETPHONE version
  31. #endif
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC870 1 /* This is a MPC885 CPU */
  37. #define CONFIG_NETPHONE 1 /* ...on a NetPhone board */
  38. #define CONFIG_SYS_TEXT_BASE 0x40000000
  39. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  40. #undef CONFIG_8xx_CONS_SMC2
  41. #undef CONFIG_8xx_CONS_NONE
  42. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  43. /* #define CONFIG_XIN 10000000 */
  44. #define CONFIG_XIN 50000000
  45. /* #define MPC8XX_HZ 120000000 */
  46. #define MPC8XX_HZ 66666666
  47. #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ
  48. #if 0
  49. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  50. #else
  51. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  52. #endif
  53. #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */
  54. #define CONFIG_PREBOOT "echo;"
  55. #undef CONFIG_BOOTARGS
  56. #define CONFIG_BOOTCOMMAND \
  57. "tftpboot; " \
  58. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  59. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  60. "bootm"
  61. #define CONFIG_SOURCE
  62. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  63. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  64. #undef CONFIG_WATCHDOG /* watchdog disabled */
  65. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  66. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  67. #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
  68. /*
  69. * BOOTP options
  70. */
  71. #define CONFIG_BOOTP_SUBNETMASK
  72. #define CONFIG_BOOTP_GATEWAY
  73. #define CONFIG_BOOTP_HOSTNAME
  74. #define CONFIG_BOOTP_BOOTPATH
  75. #define CONFIG_BOOTP_BOOTFILESIZE
  76. #define CONFIG_BOOTP_NISDOMAIN
  77. #undef CONFIG_MAC_PARTITION
  78. #undef CONFIG_DOS_PARTITION
  79. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  80. #define FEC_ENET 1 /* eth.c needs it that way... */
  81. #undef CONFIG_SYS_DISCOVER_PHY
  82. #define CONFIG_MII 1
  83. #define CONFIG_MII_INIT 1
  84. #define CONFIG_RMII 1 /* use RMII interface */
  85. #define CONFIG_ETHER_ON_FEC1 1
  86. #define CONFIG_FEC1_PHY 8 /* phy address of FEC */
  87. #define CONFIG_FEC1_PHY_NORXERR 1
  88. #define CONFIG_ETHER_ON_FEC2 1
  89. #define CONFIG_FEC2_PHY 4
  90. #define CONFIG_FEC2_PHY_NORXERR 1
  91. #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
  92. /*
  93. * Command line configuration.
  94. */
  95. #include <config_cmd_default.h>
  96. #define CONFIG_CMD_DHCP
  97. #define CONFIG_CMD_PING
  98. #define CONFIG_CMD_MII
  99. #define CONFIG_CMD_CDP
  100. #define CONFIG_BOARD_EARLY_INIT_F 1
  101. #define CONFIG_MISC_INIT_R
  102. /*
  103. * Miscellaneous configurable options
  104. */
  105. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  106. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  107. #define CONFIG_SYS_HUSH_PARSER 1
  108. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  109. #if defined(CONFIG_CMD_KGDB)
  110. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  111. #else
  112. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  113. #endif
  114. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  115. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  116. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  117. #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */
  118. #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
  119. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  120. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  121. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  122. /*
  123. * Low Level Configuration Settings
  124. * (address mappings, register initial values, etc.)
  125. * You should know what you are doing if you make changes here.
  126. */
  127. /*-----------------------------------------------------------------------
  128. * Internal Memory Mapped Register
  129. */
  130. #define CONFIG_SYS_IMMR 0xFF000000
  131. /*-----------------------------------------------------------------------
  132. * Definitions for initial stack pointer and data area (in DPRAM)
  133. */
  134. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  135. #define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */
  136. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  137. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  138. /*-----------------------------------------------------------------------
  139. * Start addresses for the final memory configuration
  140. * (Set up by the startup code)
  141. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  142. */
  143. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  144. #define CONFIG_SYS_FLASH_BASE 0x40000000
  145. #if defined(DEBUG)
  146. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  147. #else
  148. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  149. #endif
  150. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  151. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  152. #if CONFIG_NETPHONE_VERSION == 2
  153. #define CONFIG_SYS_FLASH_BASE4 0x40080000
  154. #endif
  155. #define CONFIG_SYS_RESET_ADDRESS 0x80000000
  156. /*
  157. * For booting Linux, the board info and command line data
  158. * have to be in the first 8 MB of memory, since this is
  159. * the maximum mapped by the Linux kernel during initialization.
  160. */
  161. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  162. /*-----------------------------------------------------------------------
  163. * FLASH organization
  164. */
  165. #if CONFIG_NETPHONE_VERSION == 1
  166. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  167. #elif CONFIG_NETPHONE_VERSION == 2
  168. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  169. #endif
  170. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  171. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  172. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  173. #define CONFIG_ENV_IS_IN_FLASH 1
  174. #define CONFIG_ENV_SECT_SIZE 0x10000
  175. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x60000)
  176. #define CONFIG_ENV_SIZE 0x4000
  177. #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + 0x70000)
  178. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  179. /*-----------------------------------------------------------------------
  180. * Cache Configuration
  181. */
  182. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  183. #if defined(CONFIG_CMD_KGDB)
  184. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  185. #endif
  186. /*-----------------------------------------------------------------------
  187. * SYPCR - System Protection Control 11-9
  188. * SYPCR can only be written once after reset!
  189. *-----------------------------------------------------------------------
  190. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  191. */
  192. #if defined(CONFIG_WATCHDOG)
  193. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  194. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  195. #else
  196. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  197. #endif
  198. /*-----------------------------------------------------------------------
  199. * SIUMCR - SIU Module Configuration 11-6
  200. *-----------------------------------------------------------------------
  201. * PCMCIA config., multi-function pin tri-state
  202. */
  203. #ifndef CONFIG_CAN_DRIVER
  204. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
  205. #else /* we must activate GPL5 in the SIUMCR for CAN */
  206. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
  207. #endif /* CONFIG_CAN_DRIVER */
  208. /*-----------------------------------------------------------------------
  209. * TBSCR - Time Base Status and Control 11-26
  210. *-----------------------------------------------------------------------
  211. * Clear Reference Interrupt Status, Timebase freezing enabled
  212. */
  213. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  214. /*-----------------------------------------------------------------------
  215. * RTCSC - Real-Time Clock Status and Control Register 11-27
  216. *-----------------------------------------------------------------------
  217. */
  218. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  219. /*-----------------------------------------------------------------------
  220. * PISCR - Periodic Interrupt Status and Control 11-31
  221. *-----------------------------------------------------------------------
  222. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  223. */
  224. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  225. /*-----------------------------------------------------------------------
  226. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  227. *-----------------------------------------------------------------------
  228. * Reset PLL lock status sticky bit, timer expired status bit and timer
  229. * interrupt status bit
  230. *
  231. */
  232. #if CONFIG_XIN == 10000000
  233. #if MPC8XX_HZ == 120000000
  234. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  235. (0 << PLPRCR_S_SHIFT) | (12 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
  236. PLPRCR_TEXPS)
  237. #elif MPC8XX_HZ == 100000000
  238. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  239. (0 << PLPRCR_S_SHIFT) | (10 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
  240. PLPRCR_TEXPS)
  241. #elif MPC8XX_HZ == 50000000
  242. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  243. (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (3 << PLPRCR_PDF_SHIFT) | \
  244. PLPRCR_TEXPS)
  245. #elif MPC8XX_HZ == 25000000
  246. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  247. (2 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (3 << PLPRCR_PDF_SHIFT) | \
  248. PLPRCR_TEXPS)
  249. #elif MPC8XX_HZ == 40000000
  250. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  251. (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \
  252. PLPRCR_TEXPS)
  253. #elif MPC8XX_HZ == 75000000
  254. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  255. (1 << PLPRCR_S_SHIFT) | (15 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
  256. PLPRCR_TEXPS)
  257. #else
  258. #error unsupported CPU freq for XIN = 10MHz
  259. #endif
  260. #elif CONFIG_XIN == 50000000
  261. #if MPC8XX_HZ == 120000000
  262. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  263. (0 << PLPRCR_S_SHIFT) | (12 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \
  264. PLPRCR_TEXPS)
  265. #elif MPC8XX_HZ == 100000000
  266. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  267. (0 << PLPRCR_S_SHIFT) | (6 << PLPRCR_MFI_SHIFT) | (2 << PLPRCR_PDF_SHIFT) | \
  268. PLPRCR_TEXPS)
  269. #elif MPC8XX_HZ == 66666666
  270. #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
  271. (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (2 << PLPRCR_PDF_SHIFT) | \
  272. PLPRCR_TEXPS)
  273. #else
  274. #error unsupported CPU freq for XIN = 50MHz
  275. #endif
  276. #else
  277. #error unsupported XIN freq
  278. #endif
  279. /*
  280. *-----------------------------------------------------------------------
  281. * SCCR - System Clock and reset Control Register 15-27
  282. *-----------------------------------------------------------------------
  283. * Set clock output, timebase and RTC source and divider,
  284. * power management and some other internal clocks
  285. *
  286. * Note: When TBS == 0 the timebase is independent of current cpu clock.
  287. */
  288. #define SCCR_MASK SCCR_EBDF11
  289. #if MPC8XX_HZ > 66666666
  290. #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
  291. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  292. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  293. SCCR_DFALCD00 | SCCR_EBDF01)
  294. #else
  295. #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
  296. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  297. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  298. SCCR_DFALCD00)
  299. #endif
  300. /*-----------------------------------------------------------------------
  301. *
  302. *-----------------------------------------------------------------------
  303. *
  304. */
  305. /*#define CONFIG_SYS_DER 0x2002000F*/
  306. #define CONFIG_SYS_DER 0
  307. /*
  308. * Init Memory Controller:
  309. *
  310. * BR0/1 and OR0/1 (FLASH)
  311. */
  312. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  313. /* used to re-map FLASH both when starting from SRAM or FLASH:
  314. * restrict access enough to keep SRAM working (if any)
  315. * but not too much to meddle with FLASH accesses
  316. */
  317. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  318. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  319. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  320. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
  321. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  322. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  323. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  324. #if CONFIG_NETPHONE_VERSION == 2
  325. #define FLASH_BASE4_PRELIM 0x40080000 /* FLASH bank #1 */
  326. #define CONFIG_SYS_OR4_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  327. #define CONFIG_SYS_OR4_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  328. #define CONFIG_SYS_BR4_PRELIM ((FLASH_BASE4_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
  329. #endif
  330. /*
  331. * BR3 and OR3 (SDRAM)
  332. *
  333. */
  334. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
  335. #define SDRAM_MAX_SIZE (256 << 20) /* max 256MB per bank */
  336. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  337. #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS)
  338. #define CONFIG_SYS_OR3_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM)
  339. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_PS_32 | BR_V)
  340. /*
  341. * Memory Periodic Timer Prescaler
  342. */
  343. /*
  344. * Memory Periodic Timer Prescaler
  345. *
  346. * The Divider for PTA (refresh timer) configuration is based on an
  347. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  348. * the number of chip selects (NCS) and the actually needed refresh
  349. * rate is done by setting MPTPR.
  350. *
  351. * PTA is calculated from
  352. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  353. *
  354. * gclk CPU clock (not bus clock!)
  355. * Trefresh Refresh cycle * 4 (four word bursts used)
  356. *
  357. * 4096 Rows from SDRAM example configuration
  358. * 1000 factor s -> ms
  359. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  360. * 4 Number of refresh cycles per period
  361. * 64 Refresh cycle in ms per number of rows
  362. * --------------------------------------------
  363. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  364. *
  365. * 50 MHz => 50.000.000 / Divider = 98
  366. * 66 Mhz => 66.000.000 / Divider = 129
  367. * 80 Mhz => 80.000.000 / Divider = 156
  368. */
  369. #define CONFIG_SYS_MAMR_PTA 234
  370. /*
  371. * For 16 MBit, refresh rates could be 31.3 us
  372. * (= 64 ms / 2K = 125 / quad bursts).
  373. * For a simpler initialization, 15.6 us is used instead.
  374. *
  375. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  376. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  377. */
  378. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  379. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  380. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  381. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  382. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  383. /*
  384. * MAMR settings for SDRAM
  385. */
  386. /* 8 column SDRAM */
  387. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  388. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  389. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  390. /* 9 column SDRAM */
  391. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  392. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  393. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  394. #define CONFIG_LAST_STAGE_INIT /* needed to reset the damn phys */
  395. /****************************************************************/
  396. #define DSP_SIZE 0x00010000 /* 64K */
  397. #define NAND_SIZE 0x00010000 /* 64K */
  398. #define DSP_BASE 0xF1000000
  399. #define NAND_BASE 0xF1010000
  400. /*****************************************************************************/
  401. #define CONFIG_SYS_DIRECT_FLASH_TFTP
  402. /*****************************************************************************/
  403. #if CONFIG_NETPHONE_VERSION == 1
  404. #define STATUS_LED_BIT 0x00000008 /* bit 28 */
  405. #elif CONFIG_NETPHONE_VERSION == 2
  406. #define STATUS_LED_BIT 0x00000080 /* bit 24 */
  407. #endif
  408. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  409. #define STATUS_LED_STATE STATUS_LED_BLINKING
  410. #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
  411. #define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
  412. #ifndef __ASSEMBLY__
  413. /* LEDs */
  414. /* led_id_t is unsigned int mask */
  415. typedef unsigned int led_id_t;
  416. #define __led_toggle(_msk) \
  417. do { \
  418. ((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat ^= (_msk); \
  419. } while(0)
  420. #define __led_set(_msk, _st) \
  421. do { \
  422. if ((_st)) \
  423. ((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat |= (_msk); \
  424. else \
  425. ((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat &= ~(_msk); \
  426. } while(0)
  427. #define __led_init(msk, st) __led_set(msk, st)
  428. #endif
  429. /***********************************************************************************************************
  430. ----------------------------------------------------------------------------------------------
  431. (V1) version 1 of the board
  432. (V2) version 2 of the board
  433. ----------------------------------------------------------------------------------------------
  434. Pin definitions:
  435. +------+----------------+--------+------------------------------------------------------------
  436. | # | Name | Type | Comment
  437. +------+----------------+--------+------------------------------------------------------------
  438. | PA3 | SPIEN_MAX | Output | MAX serial to uart chip select
  439. | PA7 | DSP_INT | Output | DSP interrupt
  440. | PA10 | DSP_RESET | Output | DSP reset
  441. | PA14 | USBOE | Output | USB (1)
  442. | PA15 | USBRXD | Output | USB (1)
  443. | PB19 | BT_RTS | Output | Bluetooth (0)
  444. | PB23 | BT_CTS | Output | Bluetooth (0)
  445. | PB26 | SPIEN_SEP | Output | Serial EEPROM chip select
  446. | PB27 | SPICS_DISP | Output | Display chip select
  447. | PB28 | SPI_RXD_3V | Input | SPI Data Rx
  448. | PB29 | SPI_TXD | Output | SPI Data Tx
  449. | PB30 | SPI_CLK | Output | SPI Clock
  450. | PC10 | DISPA0 | Output | Display A0
  451. | PC11 | BACKLIGHT | Output | Display backlit
  452. | PC12 | SPI2RXD | Input | (V1) 2nd SPI RXD
  453. | | IO_RESET | Output | (V2) General I/O reset
  454. | PC13 | SPI2TXD | Output | (V1) 2nd SPI TXD (V1)
  455. | | HOOK | Input | (V2) Hook input interrupt
  456. | PC15 | SPI2CLK | Output | (V1) 2nd SPI CLK
  457. | | F_RY_BY | Input | (V2) NAND F_RY_BY
  458. | PE17 | F_ALE | Output | NAND F_ALE
  459. | PE18 | F_CLE | Output | NAND F_CLE
  460. | PE20 | F_CE | Output | NAND F_CE
  461. | PE24 | SPICS_SCOUT | Output | (V1) Codec chip select
  462. | | LED | Output | (V2) LED
  463. | PE27 | SPICS_ER | Output | External serial register CS
  464. | PE28 | LEDIO1 | Output | (V1) LED
  465. | | BKBR1 | Input | (V2) Keyboard input scan
  466. | PE29 | LEDIO2 | Output | (V1) LED hook for A (TA2)
  467. | | BKBR2 | Input | (V2) Keyboard input scan
  468. | PE30 | LEDIO3 | Output | (V1) LED hook for A (TA2)
  469. | | BKBR3 | Input | (V2) Keyboard input scan
  470. | PE31 | F_RY_BY | Input | (V1) NAND F_RY_BY
  471. | | BKBR4 | Input | (V2) Keyboard input scan
  472. +------+----------------+--------+---------------------------------------------------
  473. ----------------------------------------------------------------------------------------------
  474. Serial register input:
  475. +------+----------------+------------------------------------------------------------
  476. | # | Name | Comment
  477. +------+----------------+------------------------------------------------------------
  478. | 0 | BKBR1 | (V1) Keyboard input scan
  479. | 1 | BKBR3 | (V1) Keyboard input scan
  480. | 2 | BKBR4 | (V1) Keyboard input scan
  481. | 3 | BKBR2 | (V1) Keyboard input scan
  482. | 4 | HOOK | (V1) Hook switch
  483. | 5 | BT_LINK | (V1) Bluetooth link status
  484. | 6 | HOST_WAKE | (V1) Bluetooth host wake up
  485. | 7 | OK_ETH | (V1) Cisco inline power OK status
  486. +------+----------------+------------------------------------------------------------
  487. ----------------------------------------------------------------------------------------------
  488. Serial register output:
  489. +------+----------------+------------------------------------------------------------
  490. | # | Name | Comment
  491. +------+----------------+------------------------------------------------------------
  492. | 0 | KEY1 | Keyboard output scan
  493. | 1 | KEY2 | Keyboard output scan
  494. | 2 | KEY3 | Keyboard output scan
  495. | 3 | KEY4 | Keyboard output scan
  496. | 4 | KEY5 | Keyboard output scan
  497. | 5 | KEY6 | Keyboard output scan
  498. | 6 | KEY7 | Keyboard output scan
  499. | 7 | BT_WAKE | Bluetooth wake up
  500. +------+----------------+------------------------------------------------------------
  501. ----------------------------------------------------------------------------------------------
  502. Chip selects:
  503. +------+----------------+------------------------------------------------------------
  504. | # | Name | Comment
  505. +------+----------------+------------------------------------------------------------
  506. | CS0 | CS0 | Boot flash
  507. | CS1 | CS_FLASH | NAND flash
  508. | CS2 | CS_DSP | DSP
  509. | CS3 | DCS_DRAM | DRAM
  510. | CS4 | CS_FLASH2 | (V2) 2nd flash
  511. +------+----------------+------------------------------------------------------------
  512. ----------------------------------------------------------------------------------------------
  513. Interrupts:
  514. +------+----------------+------------------------------------------------------------
  515. | # | Name | Comment
  516. +------+----------------+------------------------------------------------------------
  517. | IRQ1 | IRQ_DSP | DSP interrupt
  518. | IRQ3 | S_INTER | DUSLIC ???
  519. | IRQ4 | F_RY_BY | NAND
  520. | IRQ7 | IRQ_MAX | MAX 3100 interrupt
  521. +------+----------------+------------------------------------------------------------
  522. ----------------------------------------------------------------------------------------------
  523. Interrupts on PCMCIA pins:
  524. +------+----------------+------------------------------------------------------------
  525. | # | Name | Comment
  526. +------+----------------+------------------------------------------------------------
  527. | IP_A0| PHY1_LINK | Link status changed for #1 Ethernet interface
  528. | IP_A1| PHY2_LINK | Link status changed for #2 Ethernet interface
  529. | IP_A2| RMII1_MDINT | PHY interrupt for #1
  530. | IP_A3| RMII2_MDINT | PHY interrupt for #2
  531. | IP_A5| HOST_WAKE | (V2) Bluetooth host wake
  532. | IP_A6| OK_ETH | (V2) Cisco inline power OK
  533. +------+----------------+------------------------------------------------------------
  534. *************************************************************************************************/
  535. #define CONFIG_SED156X 1 /* use SED156X */
  536. #define CONFIG_SED156X_PG12864Q 1 /* type of display used */
  537. /* serial interfacing macros */
  538. #define SED156X_SPI_RXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
  539. #define SED156X_SPI_RXD_MASK 0x00000008
  540. #define SED156X_SPI_TXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
  541. #define SED156X_SPI_TXD_MASK 0x00000004
  542. #define SED156X_SPI_CLK_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
  543. #define SED156X_SPI_CLK_MASK 0x00000002
  544. #define SED156X_CS_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
  545. #define SED156X_CS_MASK 0x00000010
  546. #define SED156X_A0_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pcdat)
  547. #define SED156X_A0_MASK 0x0020
  548. /*************************************************************************************************/
  549. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  550. #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 1
  551. #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE 1
  552. /*************************************************************************************************/
  553. /* use board specific hardware */
  554. #undef CONFIG_WATCHDOG /* watchdog disabled */
  555. #define CONFIG_HW_WATCHDOG
  556. #define CONFIG_SHOW_ACTIVITY
  557. /*************************************************************************************************/
  558. /* phone console configuration */
  559. #define PHONE_CONSOLE_POLL_HZ (CONFIG_SYS_HZ/200) /* poll every 5ms */
  560. /*************************************************************************************************/
  561. #define CONFIG_CDP_DEVICE_ID 20
  562. #define CONFIG_CDP_DEVICE_ID_PREFIX "NP" /* netphone */
  563. #define CONFIG_CDP_PORT_ID "eth%d"
  564. #define CONFIG_CDP_CAPABILITIES 0x00000010
  565. #define CONFIG_CDP_VERSION "u-boot" " " U_BOOT_DATE " " U_BOOT_TIME
  566. #define CONFIG_CDP_PLATFORM "Intracom NetPhone"
  567. #define CONFIG_CDP_TRIGGER 0x20020001
  568. #define CONFIG_CDP_POWER_CONSUMPTION 4300 /* 90 mA @ 48V */
  569. #define CONFIG_CDP_APPLIANCE_VLAN_TYPE 0x01 /* ipphone */
  570. /*************************************************************************************************/
  571. #define CONFIG_AUTO_COMPLETE 1
  572. /*************************************************************************************************/
  573. #define CONFIG_CRC32_VERIFY 1
  574. /*************************************************************************************************/
  575. #define CONFIG_HUSH_OLD_PARSER_COMPATIBLE 1
  576. /*************************************************************************************************/
  577. #endif /* __CONFIG_H */