MPC8641HPCN.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. /*
  2. * Copyright 2006, 2010-2011 Freescale Semiconductor.
  3. *
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * MPC8641HPCN board configuration file
  26. *
  27. * Make sure you change the MAC address and other network params first,
  28. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /* High Level Configuration Options */
  33. #define CONFIG_MPC86xx 1 /* MPC86xx */
  34. #define CONFIG_MPC8641 1 /* MPC8641 specific */
  35. #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
  36. #define CONFIG_MP 1 /* support multiple processors */
  37. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  38. /*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
  39. #define CONFIG_ADDR_MAP 1 /* Use addr map */
  40. /*
  41. * default CCSRBAR is at 0xff700000
  42. * assume U-Boot is less than 0.5MB
  43. */
  44. #define CONFIG_SYS_TEXT_BASE 0xeff00000
  45. #ifdef RUN_DIAG
  46. #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
  47. #endif
  48. /*
  49. * virtual address to be used for temporary mappings. There
  50. * should be 128k free at this VA.
  51. */
  52. #define CONFIG_SYS_SCRATCH_VA 0xe0000000
  53. #define CONFIG_SYS_SRIO
  54. #define CONFIG_SRIO1 /* SRIO port 1 */
  55. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  56. #define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */
  57. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */
  58. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  59. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  60. #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
  61. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  62. #define CONFIG_ENV_OVERWRITE
  63. #define CONFIG_BAT_RW 1 /* Use common BAT rw code */
  64. #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
  65. #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
  66. #define CONFIG_ALTIVEC 1
  67. /*
  68. * L2CR setup -- make sure this is right for your board!
  69. */
  70. #define CONFIG_SYS_L2
  71. #define L2_INIT 0
  72. #define L2_ENABLE (L2CR_L2E)
  73. #ifndef CONFIG_SYS_CLK_FREQ
  74. #ifndef __ASSEMBLY__
  75. extern unsigned long get_board_sys_clk(unsigned long dummy);
  76. #endif
  77. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  78. #endif
  79. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  80. #define CONFIG_SYS_MEMTEST_END 0x00400000
  81. /*
  82. * With the exception of PCI Memory and Rapid IO, most devices will simply
  83. * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
  84. * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
  85. */
  86. #ifdef CONFIG_PHYS_64BIT
  87. #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
  88. #else
  89. #define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
  90. #endif
  91. /*
  92. * Base addresses -- Note these are effective addresses where the
  93. * actual resources get mapped (not physical addresses)
  94. */
  95. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  96. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  97. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  98. /* Physical addresses */
  99. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  100. #define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
  101. #define CONFIG_SYS_CCSRBAR_PHYS \
  102. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
  103. CONFIG_SYS_CCSRBAR_PHYS_HIGH)
  104. #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
  105. /*
  106. * DDR Setup
  107. */
  108. #define CONFIG_FSL_DDR2
  109. #undef CONFIG_FSL_DDR_INTERACTIVE
  110. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  111. #define CONFIG_DDR_SPD
  112. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  113. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  114. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  115. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  116. #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
  117. #define CONFIG_VERY_BIG_RAM
  118. #define CONFIG_NUM_DDR_CONTROLLERS 2
  119. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  120. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  121. /*
  122. * I2C addresses of SPD EEPROMs
  123. */
  124. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  125. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
  126. #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
  127. #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
  128. /*
  129. * These are used when DDR doesn't use SPD.
  130. */
  131. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  132. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
  133. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  134. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  135. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  136. #define CONFIG_SYS_DDR_TIMING_1 0x39357322
  137. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  138. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  139. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  140. #define CONFIG_SYS_DDR_INTERVAL 0x06090100
  141. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  142. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  143. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  144. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  145. #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
  146. #define CONFIG_SYS_DDR_CONTROL2 0x04400000
  147. #define CONFIG_ID_EEPROM
  148. #define CONFIG_SYS_I2C_EEPROM_NXID
  149. #define CONFIG_ID_EEPROM
  150. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  151. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  152. #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
  153. #define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
  154. #define CONFIG_SYS_FLASH_BASE_PHYS \
  155. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
  156. CONFIG_SYS_PHYS_ADDR_HIGH)
  157. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  158. #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  159. | 0x00001001) /* port size 16bit */
  160. #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
  161. #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
  162. | 0x00001001) /* port size 16bit */
  163. #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
  164. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
  165. | 0x00000801) /* port size 8bit */
  166. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
  167. /*
  168. * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
  169. * The PIXIS and CF by themselves aren't large enough to take up the 128k
  170. * required for the smallest BAT mapping, so there's a 64k hole.
  171. */
  172. #define CONFIG_SYS_LBC_BASE 0xffde0000
  173. #define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
  174. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  175. #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
  176. #define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
  177. #define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
  178. CONFIG_SYS_PHYS_ADDR_HIGH)
  179. #define PIXIS_SIZE 0x00008000 /* 32k */
  180. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  181. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  182. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  183. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  184. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
  185. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  186. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  187. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  188. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  189. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  190. #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
  191. #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
  192. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  193. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  194. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  195. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  196. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
  197. /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
  198. #define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
  199. #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
  200. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  201. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  202. #undef CONFIG_SYS_FLASH_CHECKSUM
  203. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  204. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  205. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  206. #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
  207. #define CONFIG_FLASH_CFI_DRIVER
  208. #define CONFIG_SYS_FLASH_CFI
  209. #define CONFIG_SYS_FLASH_EMPTY_INFO
  210. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  211. #define CONFIG_SYS_RAMBOOT
  212. #else
  213. #undef CONFIG_SYS_RAMBOOT
  214. #endif
  215. #if defined(CONFIG_SYS_RAMBOOT)
  216. #undef CONFIG_SPD_EEPROM
  217. #define CONFIG_SYS_SDRAM_SIZE 256
  218. #endif
  219. #undef CONFIG_CLOCKS_IN_MHZ
  220. #define CONFIG_SYS_INIT_RAM_LOCK 1
  221. #ifndef CONFIG_SYS_INIT_RAM_LOCK
  222. #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
  223. #else
  224. #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
  225. #endif
  226. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  227. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  228. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  229. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  230. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  231. /* Serial Port */
  232. #define CONFIG_CONS_INDEX 1
  233. #define CONFIG_SYS_NS16550
  234. #define CONFIG_SYS_NS16550_SERIAL
  235. #define CONFIG_SYS_NS16550_REG_SIZE 1
  236. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  237. #define CONFIG_SYS_BAUDRATE_TABLE \
  238. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  239. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  240. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  241. /* Use the HUSH parser */
  242. #define CONFIG_SYS_HUSH_PARSER
  243. #ifdef CONFIG_SYS_HUSH_PARSER
  244. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  245. #endif
  246. /*
  247. * Pass open firmware flat tree to kernel
  248. */
  249. #define CONFIG_OF_LIBFDT 1
  250. #define CONFIG_OF_BOARD_SETUP 1
  251. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  252. /*
  253. * I2C
  254. */
  255. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  256. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  257. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  258. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  259. #define CONFIG_SYS_I2C_SLAVE 0x7F
  260. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  261. #define CONFIG_SYS_I2C_OFFSET 0x3100
  262. /*
  263. * RapidIO MMU
  264. */
  265. #define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
  266. #ifdef CONFIG_PHYS_64BIT
  267. #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
  268. #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
  269. #else
  270. #define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
  271. #define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
  272. #endif
  273. #define CONFIG_SYS_SRIO1_MEM_PHYS \
  274. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
  275. CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
  276. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
  277. /*
  278. * General PCI
  279. * Addresses are mapped 1-1.
  280. */
  281. #define CONFIG_SYS_PCIE1_NAME "ULI"
  282. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  283. #ifdef CONFIG_PHYS_64BIT
  284. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  285. #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
  286. #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
  287. #else
  288. #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
  289. #define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
  290. #define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
  291. #endif
  292. #define CONFIG_SYS_PCIE1_MEM_PHYS \
  293. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
  294. CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
  295. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  296. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  297. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
  298. #define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
  299. #define CONFIG_SYS_PCIE1_IO_PHYS \
  300. PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
  301. CONFIG_SYS_PHYS_ADDR_HIGH)
  302. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
  303. #ifdef CONFIG_PHYS_64BIT
  304. /*
  305. * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
  306. * This will increase the amount of PCI address space available for
  307. * for mapping RAM.
  308. */
  309. #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
  310. #else
  311. #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
  312. + CONFIG_SYS_PCIE1_MEM_SIZE)
  313. #endif
  314. #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
  315. + CONFIG_SYS_PCIE1_MEM_SIZE)
  316. #define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
  317. + CONFIG_SYS_PCIE1_MEM_SIZE)
  318. #define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
  319. #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
  320. + CONFIG_SYS_PCIE1_MEM_SIZE)
  321. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  322. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  323. #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
  324. + CONFIG_SYS_PCIE1_IO_SIZE)
  325. #define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
  326. + CONFIG_SYS_PCIE1_IO_SIZE)
  327. #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
  328. + CONFIG_SYS_PCIE1_IO_SIZE)
  329. #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
  330. #if defined(CONFIG_PCI)
  331. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  332. #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
  333. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  334. #define CONFIG_RTL8139
  335. #undef CONFIG_EEPRO100
  336. #undef CONFIG_TULIP
  337. /************************************************************
  338. * USB support
  339. ************************************************************/
  340. #define CONFIG_PCI_OHCI 1
  341. #define CONFIG_USB_OHCI_NEW 1
  342. #define CONFIG_USB_KEYBOARD 1
  343. #define CONFIG_SYS_STDIO_DEREGISTER
  344. #define CONFIG_SYS_USB_EVENT_POLL 1
  345. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
  346. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  347. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
  348. /*PCIE video card used*/
  349. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
  350. /*PCI video card used*/
  351. /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
  352. /* video */
  353. #define CONFIG_VIDEO
  354. #if defined(CONFIG_VIDEO)
  355. #define CONFIG_BIOSEMU
  356. #define CONFIG_CFB_CONSOLE
  357. #define CONFIG_VIDEO_SW_CURSOR
  358. #define CONFIG_VGA_AS_SINGLE_DEVICE
  359. #define CONFIG_ATI_RADEON_FB
  360. #define CONFIG_VIDEO_LOGO
  361. /*#define CONFIG_CONSOLE_CURSOR*/
  362. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
  363. #endif
  364. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  365. #define CONFIG_DOS_PARTITION
  366. #define CONFIG_SCSI_AHCI
  367. #ifdef CONFIG_SCSI_AHCI
  368. #define CONFIG_SATA_ULI5288
  369. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  370. #define CONFIG_SYS_SCSI_MAX_LUN 1
  371. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  372. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  373. #endif
  374. #endif /* CONFIG_PCI */
  375. #if defined(CONFIG_TSEC_ENET)
  376. #define CONFIG_MII 1 /* MII PHY management */
  377. #define CONFIG_TSEC1 1
  378. #define CONFIG_TSEC1_NAME "eTSEC1"
  379. #define CONFIG_TSEC2 1
  380. #define CONFIG_TSEC2_NAME "eTSEC2"
  381. #define CONFIG_TSEC3 1
  382. #define CONFIG_TSEC3_NAME "eTSEC3"
  383. #define CONFIG_TSEC4 1
  384. #define CONFIG_TSEC4_NAME "eTSEC4"
  385. #define TSEC1_PHY_ADDR 0
  386. #define TSEC2_PHY_ADDR 1
  387. #define TSEC3_PHY_ADDR 2
  388. #define TSEC4_PHY_ADDR 3
  389. #define TSEC1_PHYIDX 0
  390. #define TSEC2_PHYIDX 0
  391. #define TSEC3_PHYIDX 0
  392. #define TSEC4_PHYIDX 0
  393. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  394. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  395. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  396. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  397. #define CONFIG_ETHPRIME "eTSEC1"
  398. #endif /* CONFIG_TSEC_ENET */
  399. #ifdef CONFIG_PHYS_64BIT
  400. #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
  401. #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
  402. /* Put physical address into the BAT format */
  403. #define BAT_PHYS_ADDR(low, high) \
  404. (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
  405. /* Convert high/low pairs to actual 64-bit value */
  406. #define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
  407. #else
  408. /* 32-bit systems just ignore the "high" bits */
  409. #define BAT_PHYS_ADDR(low, high) (low)
  410. #define PAIRED_PHYS_TO_PHYS(low, high) (low)
  411. #endif
  412. /*
  413. * BAT0 DDR
  414. */
  415. #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  416. #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  417. /*
  418. * BAT1 LBC (PIXIS/CF)
  419. */
  420. #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
  421. CONFIG_SYS_PHYS_ADDR_HIGH) \
  422. | BATL_PP_RW | BATL_CACHEINHIBIT | \
  423. BATL_GUARDEDSTORAGE)
  424. #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
  425. | BATU_VS | BATU_VP)
  426. #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
  427. CONFIG_SYS_PHYS_ADDR_HIGH) \
  428. | BATL_PP_RW | BATL_MEMCOHERENCE)
  429. #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
  430. /* if CONFIG_PCI:
  431. * BAT2 PCIE1 and PCIE1 MEM
  432. * if CONFIG_RIO
  433. * BAT2 Rapidio Memory
  434. */
  435. #ifdef CONFIG_PCI
  436. #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
  437. CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
  438. | BATL_PP_RW | BATL_CACHEINHIBIT \
  439. | BATL_GUARDEDSTORAGE)
  440. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
  441. | BATU_VS | BATU_VP)
  442. #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
  443. CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
  444. | BATL_PP_RW | BATL_CACHEINHIBIT)
  445. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  446. #else /* CONFIG_RIO */
  447. #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
  448. CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
  449. | BATL_PP_RW | BATL_CACHEINHIBIT | \
  450. BATL_GUARDEDSTORAGE)
  451. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
  452. | BATU_VS | BATU_VP)
  453. #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
  454. CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
  455. | BATL_PP_RW | BATL_CACHEINHIBIT)
  456. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  457. #endif
  458. /*
  459. * BAT3 CCSR Space
  460. */
  461. #define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
  462. CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
  463. | BATL_PP_RW | BATL_CACHEINHIBIT \
  464. | BATL_GUARDEDSTORAGE)
  465. #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
  466. | BATU_VP)
  467. #define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
  468. CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
  469. | BATL_PP_RW | BATL_CACHEINHIBIT)
  470. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  471. #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
  472. #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
  473. | BATL_PP_RW | BATL_CACHEINHIBIT \
  474. | BATL_GUARDEDSTORAGE)
  475. #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
  476. | BATU_BL_1M | BATU_VS | BATU_VP)
  477. #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
  478. | BATL_PP_RW | BATL_CACHEINHIBIT)
  479. #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
  480. #endif
  481. /*
  482. * BAT4 PCIE1_IO and PCIE2_IO
  483. */
  484. #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
  485. CONFIG_SYS_PHYS_ADDR_HIGH) \
  486. | BATL_PP_RW | BATL_CACHEINHIBIT \
  487. | BATL_GUARDEDSTORAGE)
  488. #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
  489. | BATU_VS | BATU_VP)
  490. #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
  491. CONFIG_SYS_PHYS_ADDR_HIGH) \
  492. | BATL_PP_RW | BATL_CACHEINHIBIT)
  493. #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
  494. /*
  495. * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
  496. */
  497. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  498. #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  499. #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
  500. #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
  501. /*
  502. * BAT6 FLASH
  503. */
  504. #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
  505. CONFIG_SYS_PHYS_ADDR_HIGH) \
  506. | BATL_PP_RW | BATL_CACHEINHIBIT \
  507. | BATL_GUARDEDSTORAGE)
  508. #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
  509. | BATU_VP)
  510. #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
  511. CONFIG_SYS_PHYS_ADDR_HIGH) \
  512. | BATL_PP_RW | BATL_MEMCOHERENCE)
  513. #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
  514. /* Map the last 1M of flash where we're running from reset */
  515. #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  516. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  517. #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
  518. #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  519. | BATL_MEMCOHERENCE)
  520. #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
  521. /*
  522. * BAT7 FREE - used later for tmp mappings
  523. */
  524. #define CONFIG_SYS_DBAT7L 0x00000000
  525. #define CONFIG_SYS_DBAT7U 0x00000000
  526. #define CONFIG_SYS_IBAT7L 0x00000000
  527. #define CONFIG_SYS_IBAT7U 0x00000000
  528. /*
  529. * Environment
  530. */
  531. #ifndef CONFIG_SYS_RAMBOOT
  532. #define CONFIG_ENV_IS_IN_FLASH 1
  533. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
  534. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  535. #else
  536. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  537. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  538. #endif
  539. #define CONFIG_ENV_SIZE 0x2000
  540. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  541. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  542. /*
  543. * BOOTP options
  544. */
  545. #define CONFIG_BOOTP_BOOTFILESIZE
  546. #define CONFIG_BOOTP_BOOTPATH
  547. #define CONFIG_BOOTP_GATEWAY
  548. #define CONFIG_BOOTP_HOSTNAME
  549. /*
  550. * Command line configuration.
  551. */
  552. #include <config_cmd_default.h>
  553. #define CONFIG_CMD_PING
  554. #define CONFIG_CMD_I2C
  555. #define CONFIG_CMD_REGINFO
  556. #if defined(CONFIG_SYS_RAMBOOT)
  557. #undef CONFIG_CMD_SAVEENV
  558. #endif
  559. #if defined(CONFIG_PCI)
  560. #define CONFIG_CMD_PCI
  561. #define CONFIG_CMD_SCSI
  562. #define CONFIG_CMD_EXT2
  563. #define CONFIG_CMD_USB
  564. #endif
  565. #undef CONFIG_WATCHDOG /* watchdog disabled */
  566. /*
  567. * Miscellaneous configurable options
  568. */
  569. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  570. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  571. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  572. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  573. #if defined(CONFIG_CMD_KGDB)
  574. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  575. #else
  576. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  577. #endif
  578. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  579. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  580. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  581. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  582. /*
  583. * For booting Linux, the board info and command line data
  584. * have to be in the first 8 MB of memory, since this is
  585. * the maximum mapped by the Linux kernel during initialization.
  586. */
  587. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  588. #if defined(CONFIG_CMD_KGDB)
  589. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  590. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  591. #endif
  592. /*
  593. * Environment Configuration
  594. */
  595. /* The mac addresses for all ethernet interface */
  596. #if defined(CONFIG_TSEC_ENET)
  597. #define CONFIG_ETHADDR 00:E0:0C:00:00:01
  598. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  599. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  600. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  601. #endif
  602. #define CONFIG_HAS_ETH0 1
  603. #define CONFIG_HAS_ETH1 1
  604. #define CONFIG_HAS_ETH2 1
  605. #define CONFIG_HAS_ETH3 1
  606. #define CONFIG_IPADDR 192.168.1.100
  607. #define CONFIG_HOSTNAME unknown
  608. #define CONFIG_ROOTPATH "/opt/nfsroot"
  609. #define CONFIG_BOOTFILE "uImage"
  610. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  611. #define CONFIG_SERVERIP 192.168.1.1
  612. #define CONFIG_GATEWAYIP 192.168.1.1
  613. #define CONFIG_NETMASK 255.255.255.0
  614. /* default location for tftp and bootm */
  615. #define CONFIG_LOADADDR 1000000
  616. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  617. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  618. #define CONFIG_BAUDRATE 115200
  619. #define CONFIG_EXTRA_ENV_SETTINGS \
  620. "netdev=eth0\0" \
  621. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  622. "tftpflash=tftpboot $loadaddr $uboot; " \
  623. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  624. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  625. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  626. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  627. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
  628. "consoledev=ttyS0\0" \
  629. "ramdiskaddr=2000000\0" \
  630. "ramdiskfile=your.ramdisk.u-boot\0" \
  631. "fdtaddr=c00000\0" \
  632. "fdtfile=mpc8641_hpcn.dtb\0" \
  633. "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
  634. "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
  635. "maxcpus=2"
  636. #define CONFIG_NFSBOOTCOMMAND \
  637. "setenv bootargs root=/dev/nfs rw " \
  638. "nfsroot=$serverip:$rootpath " \
  639. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  640. "console=$consoledev,$baudrate $othbootargs;" \
  641. "tftp $loadaddr $bootfile;" \
  642. "tftp $fdtaddr $fdtfile;" \
  643. "bootm $loadaddr - $fdtaddr"
  644. #define CONFIG_RAMBOOTCOMMAND \
  645. "setenv bootargs root=/dev/ram rw " \
  646. "console=$consoledev,$baudrate $othbootargs;" \
  647. "tftp $ramdiskaddr $ramdiskfile;" \
  648. "tftp $loadaddr $bootfile;" \
  649. "tftp $fdtaddr $fdtfile;" \
  650. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  651. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  652. #endif /* __CONFIG_H */