MPC8568MDS.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8568mds board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /* High Level Configuration Options */
  28. #define CONFIG_BOOKE 1 /* BOOKE */
  29. #define CONFIG_E500 1 /* BOOKE e500 family */
  30. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
  31. #define CONFIG_MPC8568 1 /* MPC8568 specific */
  32. #define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */
  33. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  34. #define CONFIG_SYS_SRIO
  35. #define CONFIG_SRIO1 /* SRIO port 1 */
  36. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  37. #define CONFIG_PCI1 1 /* PCI controller */
  38. #define CONFIG_PCIE1 1 /* PCIE controller */
  39. #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
  40. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  41. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  42. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  43. #define CONFIG_QE /* Enable QE */
  44. #define CONFIG_ENV_OVERWRITE
  45. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  46. #ifndef __ASSEMBLY__
  47. extern unsigned long get_clock_freq(void);
  48. #endif /*Replace a call to get_clock_freq (after it is implemented)*/
  49. #define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
  50. /*
  51. * These can be toggled for performance analysis, otherwise use default.
  52. */
  53. #define CONFIG_L2_CACHE /* toggle L2 cache */
  54. #define CONFIG_BTB /* toggle branch predition */
  55. /*
  56. * Only possible on E500 Version 2 or newer cores.
  57. */
  58. #define CONFIG_ENABLE_36BIT_PHYS 1
  59. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  60. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  61. #define CONFIG_SYS_MEMTEST_END 0x00400000
  62. #define CONFIG_SYS_CCSRBAR 0xe0000000
  63. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  64. /* DDR Setup */
  65. #define CONFIG_FSL_DDR2
  66. #undef CONFIG_FSL_DDR_INTERACTIVE
  67. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  68. #define CONFIG_DDR_SPD
  69. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  70. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  71. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  72. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  73. #define CONFIG_NUM_DDR_CONTROLLERS 1
  74. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  75. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  76. /* I2C addresses of SPD EEPROMs */
  77. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  78. /* Make sure required options are set */
  79. #ifndef CONFIG_SPD_EEPROM
  80. #error ("CONFIG_SPD_EEPROM is required")
  81. #endif
  82. #undef CONFIG_CLOCKS_IN_MHZ
  83. /*
  84. * Local Bus Definitions
  85. */
  86. /*
  87. * FLASH on the Local Bus
  88. * Two banks, 8M each, using the CFI driver.
  89. * Boot from BR0/OR0 bank at 0xff00_0000
  90. * Alternate BR1/OR1 bank at 0xff80_0000
  91. *
  92. * BR0, BR1:
  93. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  94. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  95. * Port Size = 16 bits = BRx[19:20] = 10
  96. * Use GPCM = BRx[24:26] = 000
  97. * Valid = BRx[31] = 1
  98. *
  99. * 0 4 8 12 16 20 24 28
  100. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  101. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  102. *
  103. * OR0, OR1:
  104. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  105. * Reserved ORx[17:18] = 11, confusion here?
  106. * CSNT = ORx[20] = 1
  107. * ACS = half cycle delay = ORx[21:22] = 11
  108. * SCY = 6 = ORx[24:27] = 0110
  109. * TRLX = use relaxed timing = ORx[29] = 1
  110. * EAD = use external address latch delay = OR[31] = 1
  111. *
  112. * 0 4 8 12 16 20 24 28
  113. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  114. */
  115. #define CONFIG_SYS_BCSR_BASE 0xf8000000
  116. #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
  117. /*Chip select 0 - Flash*/
  118. #define CONFIG_SYS_BR0_PRELIM 0xfe001001
  119. #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
  120. /*Chip slelect 1 - BCSR*/
  121. #define CONFIG_SYS_BR1_PRELIM 0xf8000801
  122. #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
  123. /*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
  124. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  125. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
  126. #undef CONFIG_SYS_FLASH_CHECKSUM
  127. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  128. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  129. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  130. #define CONFIG_FLASH_CFI_DRIVER
  131. #define CONFIG_SYS_FLASH_CFI
  132. #define CONFIG_SYS_FLASH_EMPTY_INFO
  133. /*
  134. * SDRAM on the LocalBus
  135. */
  136. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  137. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  138. /*Chip select 2 - SDRAM*/
  139. #define CONFIG_SYS_BR2_PRELIM 0xf0001861
  140. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  141. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  142. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  143. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  144. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  145. /*
  146. * Common settings for all Local Bus SDRAM commands.
  147. * At run time, either BSMA1516 (for CPU 1.1)
  148. * or BSMA1617 (for CPU 1.0) (old)
  149. * is OR'ed in too.
  150. */
  151. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  152. | LSDMR_PRETOACT7 \
  153. | LSDMR_ACTTORW7 \
  154. | LSDMR_BL8 \
  155. | LSDMR_WRC4 \
  156. | LSDMR_CL3 \
  157. | LSDMR_RFEN \
  158. )
  159. /*
  160. * The bcsr registers are connected to CS3 on MDS.
  161. * The new memory map places bcsr at 0xf8000000.
  162. *
  163. * For BR3, need:
  164. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  165. * port-size = 8-bits = BR[19:20] = 01
  166. * no parity checking = BR[21:22] = 00
  167. * GPMC for MSEL = BR[24:26] = 000
  168. * Valid = BR[31] = 1
  169. *
  170. * 0 4 8 12 16 20 24 28
  171. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  172. *
  173. * For OR3, need:
  174. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  175. * disable buffer ctrl OR[19] = 0
  176. * CSNT OR[20] = 1
  177. * ACS OR[21:22] = 11
  178. * XACS OR[23] = 1
  179. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  180. * SETA OR[28] = 0
  181. * TRLX OR[29] = 1
  182. * EHTR OR[30] = 1
  183. * EAD extra time OR[31] = 1
  184. *
  185. * 0 4 8 12 16 20 24 28
  186. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  187. */
  188. #define CONFIG_SYS_BCSR (0xf8000000)
  189. /*Chip slelect 4 - PIB*/
  190. #define CONFIG_SYS_BR4_PRELIM 0xf8008801
  191. #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
  192. /*Chip select 5 - PIB*/
  193. #define CONFIG_SYS_BR5_PRELIM 0xf8010801
  194. #define CONFIG_SYS_OR5_PRELIM 0xffff69f7
  195. #define CONFIG_SYS_INIT_RAM_LOCK 1
  196. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  197. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  198. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  199. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  200. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  201. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  202. /* Serial Port */
  203. #define CONFIG_CONS_INDEX 1
  204. #define CONFIG_SYS_NS16550
  205. #define CONFIG_SYS_NS16550_SERIAL
  206. #define CONFIG_SYS_NS16550_REG_SIZE 1
  207. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  208. #define CONFIG_SYS_BAUDRATE_TABLE \
  209. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  210. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  211. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  212. /* Use the HUSH parser*/
  213. #define CONFIG_SYS_HUSH_PARSER
  214. #ifdef CONFIG_SYS_HUSH_PARSER
  215. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  216. #endif
  217. /* pass open firmware flat tree */
  218. #define CONFIG_OF_LIBFDT 1
  219. #define CONFIG_OF_BOARD_SETUP 1
  220. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  221. /*
  222. * I2C
  223. */
  224. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  225. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  226. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  227. #define CONFIG_I2C_MULTI_BUS
  228. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  229. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
  230. #define CONFIG_SYS_I2C_SLAVE 0x7F
  231. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  232. #define CONFIG_SYS_I2C_OFFSET 0x3000
  233. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  234. /*
  235. * General PCI
  236. * Memory Addresses are mapped 1-1. I/O is mapped from 0
  237. */
  238. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  239. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  240. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  241. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  242. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  243. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  244. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  245. #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
  246. #define CONFIG_SYS_PCIE1_NAME "Slot"
  247. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
  248. #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
  249. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
  250. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  251. #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
  252. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  253. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
  254. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
  255. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
  256. #define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
  257. #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
  258. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
  259. #ifdef CONFIG_QE
  260. /*
  261. * QE UEC ethernet configuration
  262. */
  263. #define CONFIG_UEC_ETH
  264. #ifndef CONFIG_TSEC_ENET
  265. #define CONFIG_ETHPRIME "UEC0"
  266. #endif
  267. #define CONFIG_PHY_MODE_NEED_CHANGE
  268. #define CONFIG_eTSEC_MDIO_BUS
  269. #ifdef CONFIG_eTSEC_MDIO_BUS
  270. #define CONFIG_MIIM_ADDRESS 0xE0024520
  271. #endif
  272. #define CONFIG_UEC_ETH1 /* GETH1 */
  273. #ifdef CONFIG_UEC_ETH1
  274. #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
  275. #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
  276. #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
  277. #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
  278. #define CONFIG_SYS_UEC1_PHY_ADDR 7
  279. #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
  280. #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
  281. #endif
  282. #define CONFIG_UEC_ETH2 /* GETH2 */
  283. #ifdef CONFIG_UEC_ETH2
  284. #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
  285. #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
  286. #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
  287. #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
  288. #define CONFIG_SYS_UEC2_PHY_ADDR 1
  289. #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
  290. #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
  291. #endif
  292. #endif /* CONFIG_QE */
  293. #if defined(CONFIG_PCI)
  294. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  295. #undef CONFIG_EEPRO100
  296. #undef CONFIG_TULIP
  297. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  298. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  299. #endif /* CONFIG_PCI */
  300. #if defined(CONFIG_TSEC_ENET)
  301. #define CONFIG_MII 1 /* MII PHY management */
  302. #define CONFIG_TSEC1 1
  303. #define CONFIG_TSEC1_NAME "eTSEC0"
  304. #define CONFIG_TSEC2 1
  305. #define CONFIG_TSEC2_NAME "eTSEC1"
  306. #define TSEC1_PHY_ADDR 2
  307. #define TSEC2_PHY_ADDR 3
  308. #define TSEC1_PHYIDX 0
  309. #define TSEC2_PHYIDX 0
  310. #define TSEC1_FLAGS TSEC_GIGABIT
  311. #define TSEC2_FLAGS TSEC_GIGABIT
  312. /* Options are: eTSEC[0-1] */
  313. #define CONFIG_ETHPRIME "eTSEC0"
  314. #endif /* CONFIG_TSEC_ENET */
  315. /*
  316. * Environment
  317. */
  318. #define CONFIG_ENV_IS_IN_FLASH 1
  319. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  320. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  321. #define CONFIG_ENV_SIZE 0x2000
  322. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  323. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  324. /*
  325. * BOOTP options
  326. */
  327. #define CONFIG_BOOTP_BOOTFILESIZE
  328. #define CONFIG_BOOTP_BOOTPATH
  329. #define CONFIG_BOOTP_GATEWAY
  330. #define CONFIG_BOOTP_HOSTNAME
  331. /*
  332. * Command line configuration.
  333. */
  334. #include <config_cmd_default.h>
  335. #define CONFIG_CMD_PING
  336. #define CONFIG_CMD_I2C
  337. #define CONFIG_CMD_MII
  338. #define CONFIG_CMD_ELF
  339. #define CONFIG_CMD_IRQ
  340. #define CONFIG_CMD_SETEXPR
  341. #define CONFIG_CMD_REGINFO
  342. #if defined(CONFIG_PCI)
  343. #define CONFIG_CMD_PCI
  344. #endif
  345. #undef CONFIG_WATCHDOG /* watchdog disabled */
  346. /*
  347. * Miscellaneous configurable options
  348. */
  349. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  350. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  351. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  352. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  353. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  354. #if defined(CONFIG_CMD_KGDB)
  355. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  356. #else
  357. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  358. #endif
  359. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  360. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  361. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  362. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  363. /*
  364. * For booting Linux, the board info and command line data
  365. * have to be in the first 64 MB of memory, since this is
  366. * the maximum mapped by the Linux kernel during initialization.
  367. */
  368. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  369. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  370. #if defined(CONFIG_CMD_KGDB)
  371. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  372. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  373. #endif
  374. /*
  375. * Environment Configuration
  376. */
  377. /* The mac addresses for all ethernet interface */
  378. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
  379. #define CONFIG_HAS_ETH0
  380. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  381. #define CONFIG_HAS_ETH1
  382. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  383. #define CONFIG_HAS_ETH2
  384. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  385. #define CONFIG_HAS_ETH3
  386. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  387. #endif
  388. #define CONFIG_IPADDR 192.168.1.253
  389. #define CONFIG_HOSTNAME unknown
  390. #define CONFIG_ROOTPATH "/nfsroot"
  391. #define CONFIG_BOOTFILE "your.uImage"
  392. #define CONFIG_SERVERIP 192.168.1.1
  393. #define CONFIG_GATEWAYIP 192.168.1.1
  394. #define CONFIG_NETMASK 255.255.255.0
  395. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  396. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  397. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  398. #define CONFIG_BAUDRATE 115200
  399. #define CONFIG_EXTRA_ENV_SETTINGS \
  400. "netdev=eth0\0" \
  401. "consoledev=ttyS0\0" \
  402. "ramdiskaddr=600000\0" \
  403. "ramdiskfile=your.ramdisk.u-boot\0" \
  404. "fdtaddr=400000\0" \
  405. "fdtfile=your.fdt.dtb\0" \
  406. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  407. "nfsroot=$serverip:$rootpath " \
  408. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  409. "console=$consoledev,$baudrate $othbootargs\0" \
  410. "ramargs=setenv bootargs root=/dev/ram rw " \
  411. "console=$consoledev,$baudrate $othbootargs\0" \
  412. #define CONFIG_NFSBOOTCOMMAND \
  413. "run nfsargs;" \
  414. "tftp $loadaddr $bootfile;" \
  415. "tftp $fdtaddr $fdtfile;" \
  416. "bootm $loadaddr - $fdtaddr"
  417. #define CONFIG_RAMBOOTCOMMAND \
  418. "run ramargs;" \
  419. "tftp $ramdiskaddr $ramdiskfile;" \
  420. "tftp $loadaddr $bootfile;" \
  421. "bootm $loadaddr $ramdiskaddr"
  422. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  423. #endif /* __CONFIG_H */