MPC8548CDS.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8548cds board configuration file
  24. *
  25. * Please refer to doc/README.mpc85xxcds for more info.
  26. *
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. #ifdef CONFIG_36BIT
  31. #define CONFIG_PHYS_64BIT
  32. #endif
  33. /* High Level Configuration Options */
  34. #define CONFIG_BOOKE 1 /* BOOKE */
  35. #define CONFIG_E500 1 /* BOOKE e500 family */
  36. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  37. #define CONFIG_MPC8548 1 /* MPC8548 specific */
  38. #define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
  39. #ifndef CONFIG_SYS_TEXT_BASE
  40. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  41. #endif
  42. #define CONFIG_SYS_SRIO
  43. #define CONFIG_SRIO1 /* SRIO port 1 */
  44. #define CONFIG_PCI /* enable any pci type devices */
  45. #define CONFIG_PCI1 /* PCI controller 1 */
  46. #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
  47. #undef CONFIG_PCI2
  48. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  49. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  50. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  51. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  52. #define CONFIG_ENV_OVERWRITE
  53. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  54. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  55. #define CONFIG_FSL_VIA
  56. #ifndef __ASSEMBLY__
  57. extern unsigned long get_clock_freq(void);
  58. #endif
  59. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  60. /*
  61. * These can be toggled for performance analysis, otherwise use default.
  62. */
  63. #define CONFIG_L2_CACHE /* toggle L2 cache */
  64. #define CONFIG_BTB /* toggle branch predition */
  65. /*
  66. * Only possible on E500 Version 2 or newer cores.
  67. */
  68. #define CONFIG_ENABLE_36BIT_PHYS 1
  69. #ifdef CONFIG_PHYS_64BIT
  70. #define CONFIG_ADDR_MAP
  71. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  72. #endif
  73. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  74. #define CONFIG_SYS_MEMTEST_END 0x00400000
  75. #define CONFIG_SYS_CCSRBAR 0xe0000000
  76. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  77. /* DDR Setup */
  78. #define CONFIG_FSL_DDR2
  79. #undef CONFIG_FSL_DDR_INTERACTIVE
  80. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  81. #define CONFIG_DDR_SPD
  82. #define CONFIG_DDR_ECC
  83. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  84. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  85. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  86. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  87. #define CONFIG_NUM_DDR_CONTROLLERS 1
  88. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  89. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  90. /* I2C addresses of SPD EEPROMs */
  91. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  92. /* Make sure required options are set */
  93. #ifndef CONFIG_SPD_EEPROM
  94. #error ("CONFIG_SPD_EEPROM is required")
  95. #endif
  96. #undef CONFIG_CLOCKS_IN_MHZ
  97. /*
  98. * Physical Address Map
  99. *
  100. * 32bit:
  101. * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
  102. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
  103. * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
  104. * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
  105. * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
  106. * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
  107. * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
  108. * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
  109. * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
  110. * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
  111. * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
  112. *
  113. * 36bit:
  114. * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
  115. * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
  116. * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
  117. * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
  118. * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
  119. * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
  120. * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
  121. * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
  122. * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
  123. * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
  124. * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
  125. *
  126. */
  127. /*
  128. * Local Bus Definitions
  129. */
  130. /*
  131. * FLASH on the Local Bus
  132. * Two banks, 8M each, using the CFI driver.
  133. * Boot from BR0/OR0 bank at 0xff00_0000
  134. * Alternate BR1/OR1 bank at 0xff80_0000
  135. *
  136. * BR0, BR1:
  137. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  138. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  139. * Port Size = 16 bits = BRx[19:20] = 10
  140. * Use GPCM = BRx[24:26] = 000
  141. * Valid = BRx[31] = 1
  142. *
  143. * 0 4 8 12 16 20 24 28
  144. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  145. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  146. *
  147. * OR0, OR1:
  148. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  149. * Reserved ORx[17:18] = 11, confusion here?
  150. * CSNT = ORx[20] = 1
  151. * ACS = half cycle delay = ORx[21:22] = 11
  152. * SCY = 6 = ORx[24:27] = 0110
  153. * TRLX = use relaxed timing = ORx[29] = 1
  154. * EAD = use external address latch delay = OR[31] = 1
  155. *
  156. * 0 4 8 12 16 20 24 28
  157. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  158. */
  159. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  160. #ifdef CONFIG_PHYS_64BIT
  161. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
  162. #else
  163. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  164. #endif
  165. #define CONFIG_SYS_BR0_PRELIM \
  166. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x800000)) \
  167. | BR_PS_16 | BR_V)
  168. #define CONFIG_SYS_BR1_PRELIM \
  169. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  170. #define CONFIG_SYS_OR0_PRELIM 0xff806e65
  171. #define CONFIG_SYS_OR1_PRELIM 0xff806e65
  172. #define CONFIG_SYS_FLASH_BANKS_LIST \
  173. {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
  174. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  175. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  176. #undef CONFIG_SYS_FLASH_CHECKSUM
  177. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  178. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  179. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  180. #define CONFIG_FLASH_CFI_DRIVER
  181. #define CONFIG_SYS_FLASH_CFI
  182. #define CONFIG_SYS_FLASH_EMPTY_INFO
  183. #define CONFIG_HWCONFIG /* enable hwconfig */
  184. /*
  185. * SDRAM on the Local Bus
  186. */
  187. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  188. #ifdef CONFIG_PHYS_64BIT
  189. #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
  190. #else
  191. #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
  192. #endif
  193. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  194. /*
  195. * Base Register 2 and Option Register 2 configure SDRAM.
  196. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  197. *
  198. * For BR2, need:
  199. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  200. * port-size = 32-bits = BR2[19:20] = 11
  201. * no parity checking = BR2[21:22] = 00
  202. * SDRAM for MSEL = BR2[24:26] = 011
  203. * Valid = BR[31] = 1
  204. *
  205. * 0 4 8 12 16 20 24 28
  206. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  207. *
  208. * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  209. * FIXME: the top 17 bits of BR2.
  210. */
  211. #define CONFIG_SYS_BR2_PRELIM \
  212. (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
  213. | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
  214. /*
  215. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  216. *
  217. * For OR2, need:
  218. * 64MB mask for AM, OR2[0:7] = 1111 1100
  219. * XAM, OR2[17:18] = 11
  220. * 9 columns OR2[19-21] = 010
  221. * 13 rows OR2[23-25] = 100
  222. * EAD set for extra time OR[31] = 1
  223. *
  224. * 0 4 8 12 16 20 24 28
  225. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  226. */
  227. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  228. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  229. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  230. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  231. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  232. /*
  233. * Common settings for all Local Bus SDRAM commands.
  234. * At run time, either BSMA1516 (for CPU 1.1)
  235. * or BSMA1617 (for CPU 1.0) (old)
  236. * is OR'ed in too.
  237. */
  238. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  239. | LSDMR_PRETOACT7 \
  240. | LSDMR_ACTTORW7 \
  241. | LSDMR_BL8 \
  242. | LSDMR_WRC4 \
  243. | LSDMR_CL3 \
  244. | LSDMR_RFEN \
  245. )
  246. /*
  247. * The CADMUS registers are connected to CS3 on CDS.
  248. * The new memory map places CADMUS at 0xf8000000.
  249. *
  250. * For BR3, need:
  251. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  252. * port-size = 8-bits = BR[19:20] = 01
  253. * no parity checking = BR[21:22] = 00
  254. * GPMC for MSEL = BR[24:26] = 000
  255. * Valid = BR[31] = 1
  256. *
  257. * 0 4 8 12 16 20 24 28
  258. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  259. *
  260. * For OR3, need:
  261. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  262. * disable buffer ctrl OR[19] = 0
  263. * CSNT OR[20] = 1
  264. * ACS OR[21:22] = 11
  265. * XACS OR[23] = 1
  266. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  267. * SETA OR[28] = 0
  268. * TRLX OR[29] = 1
  269. * EHTR OR[30] = 1
  270. * EAD extra time OR[31] = 1
  271. *
  272. * 0 4 8 12 16 20 24 28
  273. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  274. */
  275. #define CONFIG_FSL_CADMUS
  276. #define CADMUS_BASE_ADDR 0xf8000000
  277. #ifdef CONFIG_PHYS_64BIT
  278. #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
  279. #else
  280. #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
  281. #endif
  282. #define CONFIG_SYS_BR3_PRELIM \
  283. (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
  284. #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
  285. #define CONFIG_SYS_INIT_RAM_LOCK 1
  286. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  287. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  288. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  289. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  290. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  291. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  292. /* Serial Port */
  293. #define CONFIG_CONS_INDEX 2
  294. #define CONFIG_SYS_NS16550
  295. #define CONFIG_SYS_NS16550_SERIAL
  296. #define CONFIG_SYS_NS16550_REG_SIZE 1
  297. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  298. #define CONFIG_SYS_BAUDRATE_TABLE \
  299. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  300. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  301. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  302. /* Use the HUSH parser */
  303. #define CONFIG_SYS_HUSH_PARSER
  304. #ifdef CONFIG_SYS_HUSH_PARSER
  305. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  306. #endif
  307. /* pass open firmware flat tree */
  308. #define CONFIG_OF_LIBFDT 1
  309. #define CONFIG_OF_BOARD_SETUP 1
  310. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  311. /*
  312. * I2C
  313. */
  314. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  315. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  316. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  317. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  318. #define CONFIG_SYS_I2C_SLAVE 0x7F
  319. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  320. #define CONFIG_SYS_I2C_OFFSET 0x3000
  321. /* EEPROM */
  322. #define CONFIG_ID_EEPROM
  323. #define CONFIG_SYS_I2C_EEPROM_CCID
  324. #define CONFIG_SYS_ID_EEPROM
  325. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  326. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  327. /*
  328. * General PCI
  329. * Memory space is mapped 1-1, but I/O space must start from 0.
  330. */
  331. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  332. #ifdef CONFIG_PHYS_64BIT
  333. #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
  334. #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
  335. #else
  336. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  337. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  338. #endif
  339. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  340. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  341. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  342. #ifdef CONFIG_PHYS_64BIT
  343. #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
  344. #else
  345. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  346. #endif
  347. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  348. #ifdef CONFIG_PCIE1
  349. #define CONFIG_SYS_PCIE1_NAME "Slot"
  350. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
  351. #ifdef CONFIG_PHYS_64BIT
  352. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  353. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
  354. #else
  355. #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
  356. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
  357. #endif
  358. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  359. #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
  360. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  361. #ifdef CONFIG_PHYS_64BIT
  362. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
  363. #else
  364. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
  365. #endif
  366. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
  367. #endif
  368. /*
  369. * RapidIO MMU
  370. */
  371. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
  372. #ifdef CONFIG_PHYS_64BIT
  373. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
  374. #else
  375. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
  376. #endif
  377. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
  378. #ifdef CONFIG_LEGACY
  379. #define BRIDGE_ID 17
  380. #define VIA_ID 2
  381. #else
  382. #define BRIDGE_ID 28
  383. #define VIA_ID 4
  384. #endif
  385. #if defined(CONFIG_PCI)
  386. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  387. #undef CONFIG_EEPRO100
  388. #undef CONFIG_TULIP
  389. #define CONFIG_E1000 /* Define e1000 pci Ethernet card */
  390. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  391. #endif /* CONFIG_PCI */
  392. #if defined(CONFIG_TSEC_ENET)
  393. #define CONFIG_MII 1 /* MII PHY management */
  394. #define CONFIG_TSEC1 1
  395. #define CONFIG_TSEC1_NAME "eTSEC0"
  396. #define CONFIG_TSEC2 1
  397. #define CONFIG_TSEC2_NAME "eTSEC1"
  398. #define CONFIG_TSEC3 1
  399. #define CONFIG_TSEC3_NAME "eTSEC2"
  400. #define CONFIG_TSEC4
  401. #define CONFIG_TSEC4_NAME "eTSEC3"
  402. #undef CONFIG_MPC85XX_FEC
  403. #define TSEC1_PHY_ADDR 0
  404. #define TSEC2_PHY_ADDR 1
  405. #define TSEC3_PHY_ADDR 2
  406. #define TSEC4_PHY_ADDR 3
  407. #define TSEC1_PHYIDX 0
  408. #define TSEC2_PHYIDX 0
  409. #define TSEC3_PHYIDX 0
  410. #define TSEC4_PHYIDX 0
  411. #define TSEC1_FLAGS TSEC_GIGABIT
  412. #define TSEC2_FLAGS TSEC_GIGABIT
  413. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  414. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  415. /* Options are: eTSEC[0-3] */
  416. #define CONFIG_ETHPRIME "eTSEC0"
  417. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  418. #endif /* CONFIG_TSEC_ENET */
  419. /*
  420. * Environment
  421. */
  422. #define CONFIG_ENV_IS_IN_FLASH 1
  423. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  424. #define CONFIG_ENV_ADDR 0xfff80000
  425. #else
  426. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  427. #endif
  428. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
  429. #define CONFIG_ENV_SIZE 0x2000
  430. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  431. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  432. /*
  433. * BOOTP options
  434. */
  435. #define CONFIG_BOOTP_BOOTFILESIZE
  436. #define CONFIG_BOOTP_BOOTPATH
  437. #define CONFIG_BOOTP_GATEWAY
  438. #define CONFIG_BOOTP_HOSTNAME
  439. /*
  440. * Command line configuration.
  441. */
  442. #include <config_cmd_default.h>
  443. #define CONFIG_CMD_PING
  444. #define CONFIG_CMD_I2C
  445. #define CONFIG_CMD_MII
  446. #define CONFIG_CMD_ELF
  447. #define CONFIG_CMD_IRQ
  448. #define CONFIG_CMD_SETEXPR
  449. #define CONFIG_CMD_REGINFO
  450. #if defined(CONFIG_PCI)
  451. #define CONFIG_CMD_PCI
  452. #endif
  453. #undef CONFIG_WATCHDOG /* watchdog disabled */
  454. /*
  455. * Miscellaneous configurable options
  456. */
  457. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  458. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  459. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  460. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  461. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  462. #if defined(CONFIG_CMD_KGDB)
  463. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  464. #else
  465. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  466. #endif
  467. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  468. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  469. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  470. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  471. /*
  472. * For booting Linux, the board info and command line data
  473. * have to be in the first 64 MB of memory, since this is
  474. * the maximum mapped by the Linux kernel during initialization.
  475. */
  476. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  477. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  478. #if defined(CONFIG_CMD_KGDB)
  479. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  480. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  481. #endif
  482. /*
  483. * Environment Configuration
  484. */
  485. /* The mac addresses for all ethernet interface */
  486. #if defined(CONFIG_TSEC_ENET)
  487. #define CONFIG_HAS_ETH0
  488. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  489. #define CONFIG_HAS_ETH1
  490. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  491. #define CONFIG_HAS_ETH2
  492. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  493. #define CONFIG_HAS_ETH3
  494. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  495. #endif
  496. #define CONFIG_IPADDR 192.168.1.253
  497. #define CONFIG_HOSTNAME unknown
  498. #define CONFIG_ROOTPATH "/nfsroot"
  499. #define CONFIG_BOOTFILE "8548cds/uImage.uboot"
  500. #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
  501. #define CONFIG_SERVERIP 192.168.1.1
  502. #define CONFIG_GATEWAYIP 192.168.1.1
  503. #define CONFIG_NETMASK 255.255.255.0
  504. #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
  505. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  506. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  507. #define CONFIG_BAUDRATE 115200
  508. #define CONFIG_EXTRA_ENV_SETTINGS \
  509. "hwconfig=fsl_ddr:ecc=off\0" \
  510. "netdev=eth0\0" \
  511. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  512. "tftpflash=tftpboot $loadaddr $uboot; " \
  513. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  514. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  515. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  516. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  517. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
  518. "consoledev=ttyS1\0" \
  519. "ramdiskaddr=2000000\0" \
  520. "ramdiskfile=ramdisk.uboot\0" \
  521. "fdtaddr=c00000\0" \
  522. "fdtfile=mpc8548cds.dtb\0"
  523. #define CONFIG_NFSBOOTCOMMAND \
  524. "setenv bootargs root=/dev/nfs rw " \
  525. "nfsroot=$serverip:$rootpath " \
  526. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  527. "console=$consoledev,$baudrate $othbootargs;" \
  528. "tftp $loadaddr $bootfile;" \
  529. "tftp $fdtaddr $fdtfile;" \
  530. "bootm $loadaddr - $fdtaddr"
  531. #define CONFIG_RAMBOOTCOMMAND \
  532. "setenv bootargs root=/dev/ram rw " \
  533. "console=$consoledev,$baudrate $othbootargs;" \
  534. "tftp $ramdiskaddr $ramdiskfile;" \
  535. "tftp $loadaddr $bootfile;" \
  536. "tftp $fdtaddr $fdtfile;" \
  537. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  538. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  539. #endif /* __CONFIG_H */