MPC8540ADS.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * Copyright 2004, 2011 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * mpc8540ads board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_MPC8540 1 /* MPC8540 specific */
  39. #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */
  40. /*
  41. * default CCARBAR is at 0xff700000
  42. * assume U-Boot is less than 0.5MB
  43. */
  44. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  45. #ifndef CONFIG_HAS_FEC
  46. #define CONFIG_HAS_FEC 1 /* 8540 has FEC */
  47. #endif
  48. #define CONFIG_PCI
  49. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  50. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  51. #define CONFIG_ENV_OVERWRITE
  52. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  53. /*
  54. * sysclk for MPC85xx
  55. *
  56. * Two valid values are:
  57. * 33000000
  58. * 66000000
  59. *
  60. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  61. * is likely the desired value here, so that is now the default.
  62. * The board, however, can run at 66MHz. In any event, this value
  63. * must match the settings of some switches. Details can be found
  64. * in the README.mpc85xxads.
  65. *
  66. * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
  67. * 33MHz to accommodate, based on a PCI pin.
  68. * Note that PCI-X won't work at 33MHz.
  69. */
  70. #ifndef CONFIG_SYS_CLK_FREQ
  71. #define CONFIG_SYS_CLK_FREQ 33000000
  72. #endif
  73. /*
  74. * These can be toggled for performance analysis, otherwise use default.
  75. */
  76. #define CONFIG_L2_CACHE /* toggle L2 cache */
  77. #define CONFIG_BTB /* toggle branch predition */
  78. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  79. #define CONFIG_SYS_MEMTEST_END 0x00400000
  80. #define CONFIG_SYS_CCSRBAR 0xe0000000
  81. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  82. /* DDR Setup */
  83. #define CONFIG_FSL_DDR1
  84. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  85. #define CONFIG_DDR_SPD
  86. #undef CONFIG_FSL_DDR_INTERACTIVE
  87. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  88. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  89. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  90. #define CONFIG_NUM_DDR_CONTROLLERS 1
  91. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  92. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  93. /* I2C addresses of SPD EEPROMs */
  94. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  95. /* These are used when DDR doesn't use SPD. */
  96. #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
  97. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
  98. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
  99. #define CONFIG_SYS_DDR_TIMING_1 0x37344321
  100. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  101. #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  102. #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  103. #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
  104. /*
  105. * SDRAM on the Local Bus
  106. */
  107. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  108. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  109. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  110. #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
  111. #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
  112. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  113. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
  114. #undef CONFIG_SYS_FLASH_CHECKSUM
  115. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  116. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  117. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  118. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  119. #define CONFIG_SYS_RAMBOOT
  120. #else
  121. #undef CONFIG_SYS_RAMBOOT
  122. #endif
  123. #define CONFIG_FLASH_CFI_DRIVER
  124. #define CONFIG_SYS_FLASH_CFI
  125. #define CONFIG_SYS_FLASH_EMPTY_INFO
  126. #undef CONFIG_CLOCKS_IN_MHZ
  127. /*
  128. * Local Bus Definitions
  129. */
  130. /*
  131. * Base Register 2 and Option Register 2 configure SDRAM.
  132. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  133. *
  134. * For BR2, need:
  135. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  136. * port-size = 32-bits = BR2[19:20] = 11
  137. * no parity checking = BR2[21:22] = 00
  138. * SDRAM for MSEL = BR2[24:26] = 011
  139. * Valid = BR[31] = 1
  140. *
  141. * 0 4 8 12 16 20 24 28
  142. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  143. *
  144. * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  145. * FIXME: the top 17 bits of BR2.
  146. */
  147. #define CONFIG_SYS_BR2_PRELIM 0xf0001861
  148. /*
  149. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  150. *
  151. * For OR2, need:
  152. * 64MB mask for AM, OR2[0:7] = 1111 1100
  153. * XAM, OR2[17:18] = 11
  154. * 9 columns OR2[19-21] = 010
  155. * 13 rows OR2[23-25] = 100
  156. * EAD set for extra time OR[31] = 1
  157. *
  158. * 0 4 8 12 16 20 24 28
  159. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  160. */
  161. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  162. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  163. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  164. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  165. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  166. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
  167. | LSDMR_RFCR5 \
  168. | LSDMR_PRETOACT3 \
  169. | LSDMR_ACTTORW3 \
  170. | LSDMR_BL8 \
  171. | LSDMR_WRC2 \
  172. | LSDMR_CL3 \
  173. | LSDMR_RFEN \
  174. )
  175. /*
  176. * SDRAM Controller configuration sequence.
  177. */
  178. #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
  179. #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  180. #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  181. #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
  182. #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
  183. /*
  184. * 32KB, 8-bit wide for ADS config reg
  185. */
  186. #define CONFIG_SYS_BR4_PRELIM 0xf8000801
  187. #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
  188. #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
  189. #define CONFIG_SYS_INIT_RAM_LOCK 1
  190. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  191. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  192. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  193. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  194. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  195. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  196. /* Serial Port */
  197. #define CONFIG_CONS_INDEX 1
  198. #define CONFIG_SYS_NS16550
  199. #define CONFIG_SYS_NS16550_SERIAL
  200. #define CONFIG_SYS_NS16550_REG_SIZE 1
  201. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  202. #define CONFIG_SYS_BAUDRATE_TABLE \
  203. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  204. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  205. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  206. /* Use the HUSH parser */
  207. #define CONFIG_SYS_HUSH_PARSER
  208. #ifdef CONFIG_SYS_HUSH_PARSER
  209. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  210. #endif
  211. /* pass open firmware flat tree */
  212. #define CONFIG_OF_LIBFDT 1
  213. #define CONFIG_OF_BOARD_SETUP 1
  214. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  215. /*
  216. * I2C
  217. */
  218. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  219. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  220. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  221. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  222. #define CONFIG_SYS_I2C_SLAVE 0x7F
  223. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  224. #define CONFIG_SYS_I2C_OFFSET 0x3000
  225. /* RapidIO MMU */
  226. #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
  227. #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
  228. #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
  229. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
  230. /*
  231. * General PCI
  232. * Memory space is mapped 1-1, but I/O space must start from 0.
  233. */
  234. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  235. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  236. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  237. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  238. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  239. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  240. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  241. #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
  242. #if defined(CONFIG_PCI)
  243. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  244. #undef CONFIG_EEPRO100
  245. #undef CONFIG_TULIP
  246. #if !defined(CONFIG_PCI_PNP)
  247. #define PCI_ENET0_IOADDR 0xe0000000
  248. #define PCI_ENET0_MEMADDR 0xe0000000
  249. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  250. #endif
  251. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  252. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  253. #endif /* CONFIG_PCI */
  254. #if defined(CONFIG_TSEC_ENET)
  255. #define CONFIG_MII 1 /* MII PHY management */
  256. #define CONFIG_TSEC1 1
  257. #define CONFIG_TSEC1_NAME "TSEC0"
  258. #define CONFIG_TSEC2 1
  259. #define CONFIG_TSEC2_NAME "TSEC1"
  260. #define TSEC1_PHY_ADDR 0
  261. #define TSEC2_PHY_ADDR 1
  262. #define TSEC1_PHYIDX 0
  263. #define TSEC2_PHYIDX 0
  264. #define TSEC1_FLAGS TSEC_GIGABIT
  265. #define TSEC2_FLAGS TSEC_GIGABIT
  266. #if CONFIG_HAS_FEC
  267. #define CONFIG_MPC85XX_FEC 1
  268. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  269. #define FEC_PHY_ADDR 3
  270. #define FEC_PHYIDX 0
  271. #define FEC_FLAGS 0
  272. #endif
  273. /* Options are: TSEC[0-1], FEC */
  274. #define CONFIG_ETHPRIME "TSEC0"
  275. #endif /* CONFIG_TSEC_ENET */
  276. /*
  277. * Environment
  278. */
  279. #ifndef CONFIG_SYS_RAMBOOT
  280. #define CONFIG_ENV_IS_IN_FLASH 1
  281. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  282. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  283. #define CONFIG_ENV_SIZE 0x2000
  284. #else
  285. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  286. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  287. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  288. #define CONFIG_ENV_SIZE 0x2000
  289. #endif
  290. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  291. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  292. /*
  293. * BOOTP options
  294. */
  295. #define CONFIG_BOOTP_BOOTFILESIZE
  296. #define CONFIG_BOOTP_BOOTPATH
  297. #define CONFIG_BOOTP_GATEWAY
  298. #define CONFIG_BOOTP_HOSTNAME
  299. /*
  300. * Command line configuration.
  301. */
  302. #include <config_cmd_default.h>
  303. #define CONFIG_CMD_PING
  304. #define CONFIG_CMD_I2C
  305. #define CONFIG_CMD_ELF
  306. #define CONFIG_CMD_IRQ
  307. #define CONFIG_CMD_SETEXPR
  308. #if defined(CONFIG_PCI)
  309. #define CONFIG_CMD_PCI
  310. #endif
  311. #if defined(CONFIG_SYS_RAMBOOT)
  312. #undef CONFIG_CMD_SAVEENV
  313. #undef CONFIG_CMD_LOADS
  314. #endif
  315. #undef CONFIG_WATCHDOG /* watchdog disabled */
  316. /*
  317. * Miscellaneous configurable options
  318. */
  319. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  320. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  321. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  322. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  323. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  324. #if defined(CONFIG_CMD_KGDB)
  325. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  326. #else
  327. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  328. #endif
  329. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  330. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  331. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  332. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  333. /*
  334. * For booting Linux, the board info and command line data
  335. * have to be in the first 64 MB of memory, since this is
  336. * the maximum mapped by the Linux kernel during initialization.
  337. */
  338. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  339. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  340. #if defined(CONFIG_CMD_KGDB)
  341. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  342. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  343. #endif
  344. /*
  345. * Environment Configuration
  346. */
  347. /* The mac addresses for all ethernet interface */
  348. #if defined(CONFIG_TSEC_ENET)
  349. #define CONFIG_HAS_ETH0
  350. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  351. #define CONFIG_HAS_ETH1
  352. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  353. #define CONFIG_HAS_ETH2
  354. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  355. #endif
  356. #define CONFIG_IPADDR 192.168.1.253
  357. #define CONFIG_HOSTNAME unknown
  358. #define CONFIG_ROOTPATH "/nfsroot"
  359. #define CONFIG_BOOTFILE "your.uImage"
  360. #define CONFIG_SERVERIP 192.168.1.1
  361. #define CONFIG_GATEWAYIP 192.168.1.1
  362. #define CONFIG_NETMASK 255.255.255.0
  363. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  364. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  365. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  366. #define CONFIG_BAUDRATE 115200
  367. #define CONFIG_EXTRA_ENV_SETTINGS \
  368. "netdev=eth0\0" \
  369. "consoledev=ttyS0\0" \
  370. "ramdiskaddr=1000000\0" \
  371. "ramdiskfile=your.ramdisk.u-boot\0" \
  372. "fdtaddr=400000\0" \
  373. "fdtfile=your.fdt.dtb\0"
  374. #define CONFIG_NFSBOOTCOMMAND \
  375. "setenv bootargs root=/dev/nfs rw " \
  376. "nfsroot=$serverip:$rootpath " \
  377. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  378. "console=$consoledev,$baudrate $othbootargs;" \
  379. "tftp $loadaddr $bootfile;" \
  380. "tftp $fdtaddr $fdtfile;" \
  381. "bootm $loadaddr - $fdtaddr"
  382. #define CONFIG_RAMBOOTCOMMAND \
  383. "setenv bootargs root=/dev/ram rw " \
  384. "console=$consoledev,$baudrate $othbootargs;" \
  385. "tftp $ramdiskaddr $ramdiskfile;" \
  386. "tftp $loadaddr $bootfile;" \
  387. "tftp $fdtaddr $fdtfile;" \
  388. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  389. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  390. #endif /* __CONFIG_H */