MPC8536DS.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841
  1. /*
  2. * Copyright 2007-2009,2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8536ds board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include "../board/freescale/common/ics307_clk.h"
  29. #ifdef CONFIG_36BIT
  30. #define CONFIG_PHYS_64BIT 1
  31. #endif
  32. #ifdef CONFIG_NAND
  33. #define CONFIG_NAND_U_BOOT 1
  34. #define CONFIG_RAMBOOT_NAND 1
  35. #ifdef CONFIG_NAND_SPL
  36. #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
  37. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
  38. #else
  39. #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
  40. #define CONFIG_SYS_TEXT_BASE 0xf8f82000
  41. #endif /* CONFIG_NAND_SPL */
  42. #endif
  43. #ifdef CONFIG_SDCARD
  44. #define CONFIG_RAMBOOT_SDCARD 1
  45. #define CONFIG_SYS_TEXT_BASE 0xf8f80000
  46. #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
  47. #endif
  48. #ifdef CONFIG_SPIFLASH
  49. #define CONFIG_RAMBOOT_SPIFLASH 1
  50. #define CONFIG_SYS_TEXT_BASE 0xf8f80000
  51. #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
  52. #endif
  53. #ifndef CONFIG_SYS_TEXT_BASE
  54. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  55. #endif
  56. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  57. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  58. #endif
  59. #ifndef CONFIG_SYS_MONITOR_BASE
  60. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  61. #endif
  62. /* High Level Configuration Options */
  63. #define CONFIG_BOOKE 1 /* BOOKE */
  64. #define CONFIG_E500 1 /* BOOKE e500 family */
  65. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  66. #define CONFIG_MPC8536 1
  67. #define CONFIG_MPC8536DS 1
  68. #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
  69. #define CONFIG_SPI_FLASH 1 /* Has SPI Flash */
  70. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  71. #define CONFIG_PCI1 1 /* Enable PCI controller 1 */
  72. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  73. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
  74. #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
  75. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  76. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  77. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  78. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  79. #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
  80. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  81. #define CONFIG_ENV_OVERWRITE
  82. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  83. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  84. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  85. /*
  86. * These can be toggled for performance analysis, otherwise use default.
  87. */
  88. #define CONFIG_L2_CACHE /* toggle L2 cache */
  89. #define CONFIG_BTB /* toggle branch predition */
  90. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  91. #define CONFIG_ENABLE_36BIT_PHYS 1
  92. #ifdef CONFIG_PHYS_64BIT
  93. #define CONFIG_ADDR_MAP 1
  94. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  95. #endif
  96. #define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
  97. #define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
  98. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  99. /*
  100. * Config the L2 Cache as L2 SRAM
  101. */
  102. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
  103. #ifdef CONFIG_PHYS_64BIT
  104. #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
  105. #else
  106. #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
  107. #endif
  108. #define CONFIG_SYS_L2_SIZE (512 << 10)
  109. #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
  110. #define CONFIG_SYS_CCSRBAR 0xffe00000
  111. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  112. #if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
  113. #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
  114. #endif
  115. /* DDR Setup */
  116. #define CONFIG_VERY_BIG_RAM
  117. #define CONFIG_FSL_DDR2
  118. #undef CONFIG_FSL_DDR_INTERACTIVE
  119. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  120. #define CONFIG_DDR_SPD
  121. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  122. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  123. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  124. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  125. #define CONFIG_NUM_DDR_CONTROLLERS 1
  126. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  127. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  128. /* I2C addresses of SPD EEPROMs */
  129. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  130. #define CONFIG_SYS_SPD_BUS_NUM 1
  131. /* These are used when DDR doesn't use SPD. */
  132. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  133. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
  134. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  135. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  136. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  137. #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
  138. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  139. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  140. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  141. #define CONFIG_SYS_DDR_INTERVAL 0x06180100
  142. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  143. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  144. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  145. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  146. #define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
  147. #define CONFIG_SYS_DDR_CONTROL2 0x04400010
  148. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  149. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  150. #define CONFIG_SYS_DDR_SBE 0x00010000
  151. /* Make sure required options are set */
  152. #ifndef CONFIG_SPD_EEPROM
  153. #error ("CONFIG_SPD_EEPROM is required")
  154. #endif
  155. #undef CONFIG_CLOCKS_IN_MHZ
  156. /*
  157. * Memory map -- xxx -this is wrong, needs updating
  158. *
  159. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  160. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  161. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  162. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  163. *
  164. * Localbus cacheable (TBD)
  165. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  166. *
  167. * Localbus non-cacheable
  168. * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
  169. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  170. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  171. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  172. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  173. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  174. */
  175. /*
  176. * Local Bus Definitions
  177. */
  178. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  179. #ifdef CONFIG_PHYS_64BIT
  180. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  181. #else
  182. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  183. #endif
  184. #define CONFIG_FLASH_BR_PRELIM \
  185. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
  186. | BR_PS_16 | BR_V)
  187. #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
  188. #define CONFIG_SYS_BR1_PRELIM \
  189. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  190. | BR_PS_16 | BR_V)
  191. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  192. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
  193. CONFIG_SYS_FLASH_BASE_PHYS }
  194. #define CONFIG_SYS_FLASH_QUIET_TEST
  195. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  196. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  197. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  198. #undef CONFIG_SYS_FLASH_CHECKSUM
  199. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  200. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  201. #if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
  202. defined(CONFIG_RAMBOOT_SPIFLASH)
  203. #define CONFIG_SYS_RAMBOOT
  204. #define CONFIG_SYS_EXTRA_ENV_RELOC
  205. #else
  206. #undef CONFIG_SYS_RAMBOOT
  207. #endif
  208. #define CONFIG_FLASH_CFI_DRIVER
  209. #define CONFIG_SYS_FLASH_CFI
  210. #define CONFIG_SYS_FLASH_EMPTY_INFO
  211. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  212. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  213. #define CONFIG_HWCONFIG /* enable hwconfig */
  214. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  215. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  216. #ifdef CONFIG_PHYS_64BIT
  217. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  218. #else
  219. #define PIXIS_BASE_PHYS PIXIS_BASE
  220. #endif
  221. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  222. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  223. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  224. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  225. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  226. #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
  227. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  228. #define PIXIS_PWR 0x5 /* PIXIS Power status register */
  229. #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
  230. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  231. #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
  232. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  233. #define PIXIS_VSTAT 0x11 /* VELA Status Register */
  234. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  235. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  236. #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
  237. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  238. #define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
  239. #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
  240. #define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
  241. #define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
  242. #define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
  243. #define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
  244. #define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
  245. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  246. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  247. #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
  248. #define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
  249. #define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
  250. #define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
  251. #define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
  252. #define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
  253. #define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
  254. #define PIXIS_VWATCH 0x24 /* Watchdog Register */
  255. #define PIXIS_LED 0x25 /* LED Register */
  256. #define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
  257. /* old pixis referenced names */
  258. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  259. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  260. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
  261. #define CONFIG_SYS_INIT_RAM_LOCK 1
  262. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  263. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  264. #define CONFIG_SYS_GBL_DATA_OFFSET \
  265. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  266. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  267. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  268. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  269. #ifndef CONFIG_NAND_SPL
  270. #define CONFIG_SYS_NAND_BASE 0xffa00000
  271. #ifdef CONFIG_PHYS_64BIT
  272. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  273. #else
  274. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  275. #endif
  276. #else
  277. #define CONFIG_SYS_NAND_BASE 0xfff00000
  278. #ifdef CONFIG_PHYS_64BIT
  279. #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
  280. #else
  281. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  282. #endif
  283. #endif
  284. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  285. CONFIG_SYS_NAND_BASE + 0x40000, \
  286. CONFIG_SYS_NAND_BASE + 0x80000, \
  287. CONFIG_SYS_NAND_BASE + 0xC0000}
  288. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  289. #define CONFIG_MTD_NAND_VERIFY_WRITE
  290. #define CONFIG_CMD_NAND 1
  291. #define CONFIG_NAND_FSL_ELBC 1
  292. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  293. /* NAND boot: 4K NAND loader config */
  294. #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
  295. #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
  296. #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
  297. #define CONFIG_SYS_NAND_U_BOOT_START \
  298. (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
  299. #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
  300. #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
  301. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
  302. /* NAND flash config */
  303. #define CONFIG_SYS_NAND_BR_PRELIM \
  304. (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  305. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  306. | BR_PS_8 /* Port Size = 8 bit */ \
  307. | BR_MS_FCM /* MSEL = FCM */ \
  308. | BR_V) /* valid */
  309. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  310. | OR_FCM_PGS /* Large Page*/ \
  311. | OR_FCM_CSCT \
  312. | OR_FCM_CST \
  313. | OR_FCM_CHT \
  314. | OR_FCM_SCY_1 \
  315. | OR_FCM_TRLX \
  316. | OR_FCM_EHTR)
  317. #ifdef CONFIG_RAMBOOT_NAND
  318. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  319. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  320. #define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  321. #define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  322. #else
  323. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  324. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  325. #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  326. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  327. #endif
  328. #define CONFIG_SYS_BR4_PRELIM \
  329. (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
  330. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  331. | BR_PS_8 /* Port Size = 8 bit */ \
  332. | BR_MS_FCM /* MSEL = FCM */ \
  333. | BR_V) /* valid */
  334. #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  335. #define CONFIG_SYS_BR5_PRELIM \
  336. (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
  337. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  338. | BR_PS_8 /* Port Size = 8 bit */ \
  339. | BR_MS_FCM /* MSEL = FCM */ \
  340. | BR_V) /* valid */
  341. #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  342. #define CONFIG_SYS_BR6_PRELIM \
  343. (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
  344. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  345. | BR_PS_8 /* Port Size = 8 bit */ \
  346. | BR_MS_FCM /* MSEL = FCM */ \
  347. | BR_V) /* valid */
  348. #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  349. /* Serial Port - controlled on board with jumper J8
  350. * open - index 2
  351. * shorted - index 1
  352. */
  353. #define CONFIG_CONS_INDEX 1
  354. #define CONFIG_SYS_NS16550
  355. #define CONFIG_SYS_NS16550_SERIAL
  356. #define CONFIG_SYS_NS16550_REG_SIZE 1
  357. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  358. #ifdef CONFIG_NAND_SPL
  359. #define CONFIG_NS16550_MIN_FUNCTIONS
  360. #endif
  361. #define CONFIG_SYS_BAUDRATE_TABLE \
  362. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  363. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
  364. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
  365. /* Use the HUSH parser */
  366. #define CONFIG_SYS_HUSH_PARSER
  367. #ifdef CONFIG_SYS_HUSH_PARSER
  368. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  369. #endif
  370. /*
  371. * Pass open firmware flat tree
  372. */
  373. #define CONFIG_OF_LIBFDT 1
  374. #define CONFIG_OF_BOARD_SETUP 1
  375. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  376. /*
  377. * I2C
  378. */
  379. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  380. #define CONFIG_HARD_I2C /* I2C with hardware support */
  381. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  382. #define CONFIG_I2C_MULTI_BUS
  383. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  384. #define CONFIG_SYS_I2C_SLAVE 0x7F
  385. #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
  386. #define CONFIG_SYS_I2C_OFFSET 0x3000
  387. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  388. /*
  389. * I2C2 EEPROM
  390. */
  391. #define CONFIG_ID_EEPROM
  392. #ifdef CONFIG_ID_EEPROM
  393. #define CONFIG_SYS_I2C_EEPROM_NXID
  394. #endif
  395. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  396. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  397. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  398. /*
  399. * eSPI - Enhanced SPI
  400. */
  401. #define CONFIG_HARD_SPI
  402. #define CONFIG_FSL_ESPI
  403. #if defined(CONFIG_SPI_FLASH)
  404. #define CONFIG_SPI_FLASH_SPANSION
  405. #define CONFIG_CMD_SF
  406. #define CONFIG_SF_DEFAULT_SPEED 10000000
  407. #define CONFIG_SF_DEFAULT_MODE 0
  408. #endif
  409. /*
  410. * General PCI
  411. * Memory space is mapped 1-1, but I/O space must start from 0.
  412. */
  413. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  414. #ifdef CONFIG_PHYS_64BIT
  415. #define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
  416. #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
  417. #else
  418. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  419. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  420. #endif
  421. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  422. #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
  423. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  424. #ifdef CONFIG_PHYS_64BIT
  425. #define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
  426. #else
  427. #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
  428. #endif
  429. #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
  430. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  431. #define CONFIG_SYS_PCIE1_NAME "Slot 1"
  432. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
  433. #ifdef CONFIG_PHYS_64BIT
  434. #define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
  435. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
  436. #else
  437. #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
  438. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
  439. #endif
  440. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
  441. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
  442. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  443. #ifdef CONFIG_PHYS_64BIT
  444. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
  445. #else
  446. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
  447. #endif
  448. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  449. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  450. #define CONFIG_SYS_PCIE2_NAME "Slot 2"
  451. #define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
  452. #ifdef CONFIG_PHYS_64BIT
  453. #define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
  454. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
  455. #else
  456. #define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
  457. #define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
  458. #endif
  459. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
  460. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
  461. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  462. #ifdef CONFIG_PHYS_64BIT
  463. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
  464. #else
  465. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
  466. #endif
  467. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  468. /* controller 3, direct to uli, tgtid 3, Base address 8000 */
  469. #define CONFIG_SYS_PCIE3_NAME "Slot 3"
  470. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
  471. #ifdef CONFIG_PHYS_64BIT
  472. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  473. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
  474. #else
  475. #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
  476. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
  477. #endif
  478. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  479. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
  480. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  481. #ifdef CONFIG_PHYS_64BIT
  482. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
  483. #else
  484. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
  485. #endif
  486. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  487. #if defined(CONFIG_PCI)
  488. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  489. /*PCIE video card used*/
  490. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
  491. /*PCI video card used*/
  492. /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
  493. /* video */
  494. #define CONFIG_VIDEO
  495. #if defined(CONFIG_VIDEO)
  496. #define CONFIG_BIOSEMU
  497. #define CONFIG_CFB_CONSOLE
  498. #define CONFIG_VIDEO_SW_CURSOR
  499. #define CONFIG_VGA_AS_SINGLE_DEVICE
  500. #define CONFIG_ATI_RADEON_FB
  501. #define CONFIG_VIDEO_LOGO
  502. /*#define CONFIG_CONSOLE_CURSOR*/
  503. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
  504. #endif
  505. #undef CONFIG_EEPRO100
  506. #undef CONFIG_TULIP
  507. #undef CONFIG_RTL8139
  508. #ifndef CONFIG_PCI_PNP
  509. #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
  510. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
  511. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  512. #endif
  513. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  514. #endif /* CONFIG_PCI */
  515. /* SATA */
  516. #define CONFIG_LIBATA
  517. #define CONFIG_FSL_SATA
  518. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  519. #define CONFIG_SATA1
  520. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  521. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  522. #define CONFIG_SATA2
  523. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  524. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  525. #ifdef CONFIG_FSL_SATA
  526. #define CONFIG_LBA48
  527. #define CONFIG_CMD_SATA
  528. #define CONFIG_DOS_PARTITION
  529. #define CONFIG_CMD_EXT2
  530. #endif
  531. #if defined(CONFIG_TSEC_ENET)
  532. #define CONFIG_MII 1 /* MII PHY management */
  533. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  534. #define CONFIG_TSEC1 1
  535. #define CONFIG_TSEC1_NAME "eTSEC1"
  536. #define CONFIG_TSEC3 1
  537. #define CONFIG_TSEC3_NAME "eTSEC3"
  538. #define CONFIG_FSL_SGMII_RISER 1
  539. #define SGMII_RISER_PHY_OFFSET 0x1c
  540. #define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
  541. #define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
  542. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  543. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  544. #define TSEC1_PHYIDX 0
  545. #define TSEC3_PHYIDX 0
  546. #define CONFIG_ETHPRIME "eTSEC1"
  547. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  548. #endif /* CONFIG_TSEC_ENET */
  549. /*
  550. * Environment
  551. */
  552. #if defined(CONFIG_SYS_RAMBOOT)
  553. #if defined(CONFIG_RAMBOOT_NAND)
  554. #define CONFIG_ENV_IS_IN_NAND 1
  555. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  556. #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
  557. #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
  558. #elif defined(CONFIG_RAMBOOT_SPIFLASH)
  559. #define CONFIG_ENV_IS_IN_SPI_FLASH
  560. #define CONFIG_ENV_SPI_BUS 0
  561. #define CONFIG_ENV_SPI_CS 0
  562. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  563. #define CONFIG_ENV_SPI_MODE 0
  564. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  565. #define CONFIG_ENV_OFFSET 0xF0000
  566. #define CONFIG_ENV_SECT_SIZE 0x10000
  567. #elif defined(CONFIG_RAMBOOT_SDCARD)
  568. #define CONFIG_ENV_IS_IN_MMC
  569. #define CONFIG_ENV_SIZE 0x2000
  570. #define CONFIG_SYS_MMC_ENV_DEV 0
  571. #else
  572. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  573. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  574. #define CONFIG_ENV_SIZE 0x2000
  575. #endif
  576. #else
  577. #define CONFIG_ENV_IS_IN_FLASH 1
  578. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  579. #define CONFIG_ENV_ADDR 0xfff80000
  580. #else
  581. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  582. #endif
  583. #define CONFIG_ENV_SIZE 0x2000
  584. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  585. #endif
  586. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  587. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  588. /*
  589. * Command line configuration.
  590. */
  591. #include <config_cmd_default.h>
  592. #define CONFIG_CMD_IRQ
  593. #define CONFIG_CMD_PING
  594. #define CONFIG_CMD_I2C
  595. #define CONFIG_CMD_MII
  596. #define CONFIG_CMD_ELF
  597. #define CONFIG_CMD_IRQ
  598. #define CONFIG_CMD_SETEXPR
  599. #define CONFIG_CMD_REGINFO
  600. #if defined(CONFIG_PCI)
  601. #define CONFIG_CMD_PCI
  602. #define CONFIG_CMD_NET
  603. #endif
  604. #undef CONFIG_WATCHDOG /* watchdog disabled */
  605. #define CONFIG_MMC 1
  606. #ifdef CONFIG_MMC
  607. #define CONFIG_FSL_ESDHC
  608. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  609. #define CONFIG_CMD_MMC
  610. #define CONFIG_GENERIC_MMC
  611. #endif
  612. /*
  613. * USB
  614. */
  615. #define CONFIG_USB_EHCI
  616. #ifdef CONFIG_USB_EHCI
  617. #define CONFIG_CMD_USB
  618. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  619. #define CONFIG_USB_EHCI_FSL
  620. #define CONFIG_USB_STORAGE
  621. #endif
  622. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
  623. #define CONFIG_CMD_EXT2
  624. #define CONFIG_CMD_FAT
  625. #define CONFIG_DOS_PARTITION
  626. #endif
  627. /*
  628. * Miscellaneous configurable options
  629. */
  630. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  631. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  632. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  633. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  634. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  635. #if defined(CONFIG_CMD_KGDB)
  636. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  637. #else
  638. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  639. #endif
  640. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
  641. + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  642. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  643. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  644. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  645. /*
  646. * For booting Linux, the board info and command line data
  647. * have to be in the first 64 MB of memory, since this is
  648. * the maximum mapped by the Linux kernel during initialization.
  649. */
  650. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
  651. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  652. #if defined(CONFIG_CMD_KGDB)
  653. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  654. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  655. #endif
  656. /*
  657. * Environment Configuration
  658. */
  659. /* The mac addresses for all ethernet interface */
  660. #if defined(CONFIG_TSEC_ENET)
  661. #define CONFIG_HAS_ETH0
  662. #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
  663. #define CONFIG_HAS_ETH1
  664. #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
  665. #define CONFIG_HAS_ETH2
  666. #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
  667. #define CONFIG_HAS_ETH3
  668. #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
  669. #endif
  670. #define CONFIG_IPADDR 192.168.1.254
  671. #define CONFIG_HOSTNAME unknown
  672. #define CONFIG_ROOTPATH "/opt/nfsroot"
  673. #define CONFIG_BOOTFILE "uImage"
  674. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  675. #define CONFIG_SERVERIP 192.168.1.1
  676. #define CONFIG_GATEWAYIP 192.168.1.1
  677. #define CONFIG_NETMASK 255.255.255.0
  678. /* default location for tftp and bootm */
  679. #define CONFIG_LOADADDR 1000000
  680. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  681. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  682. #define CONFIG_BAUDRATE 115200
  683. #define CONFIG_EXTRA_ENV_SETTINGS \
  684. "netdev=eth0\0" \
  685. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  686. "tftpflash=tftpboot $loadaddr $uboot; " \
  687. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  688. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  689. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  690. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  691. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
  692. "consoledev=ttyS0\0" \
  693. "ramdiskaddr=2000000\0" \
  694. "ramdiskfile=8536ds/ramdisk.uboot\0" \
  695. "fdtaddr=c00000\0" \
  696. "fdtfile=8536ds/mpc8536ds.dtb\0" \
  697. "bdev=sda3\0" \
  698. "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
  699. #define CONFIG_HDBOOT \
  700. "setenv bootargs root=/dev/$bdev rw " \
  701. "console=$consoledev,$baudrate $othbootargs;" \
  702. "tftp $loadaddr $bootfile;" \
  703. "tftp $fdtaddr $fdtfile;" \
  704. "bootm $loadaddr - $fdtaddr"
  705. #define CONFIG_NFSBOOTCOMMAND \
  706. "setenv bootargs root=/dev/nfs rw " \
  707. "nfsroot=$serverip:$rootpath " \
  708. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  709. "console=$consoledev,$baudrate $othbootargs;" \
  710. "tftp $loadaddr $bootfile;" \
  711. "tftp $fdtaddr $fdtfile;" \
  712. "bootm $loadaddr - $fdtaddr"
  713. #define CONFIG_RAMBOOTCOMMAND \
  714. "setenv bootargs root=/dev/ram rw " \
  715. "console=$consoledev,$baudrate $othbootargs;" \
  716. "tftp $ramdiskaddr $ramdiskfile;" \
  717. "tftp $loadaddr $bootfile;" \
  718. "tftp $fdtaddr $fdtfile;" \
  719. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  720. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  721. #endif /* __CONFIG_H */