M5475EVB.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * Configuation settings for the Freescale MCF5475 board.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M5475EVB_H
  29. #define _M5475EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF547x_8x /* define processor family */
  35. #define CONFIG_M547x /* define processor type */
  36. #define CONFIG_M5475 /* define processor type */
  37. #define CONFIG_MCFUART
  38. #define CONFIG_SYS_UART_PORT (0)
  39. #define CONFIG_BAUDRATE 115200
  40. #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  41. #define CONFIG_HW_WATCHDOG
  42. #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
  43. /* Command line configuration */
  44. #include <config_cmd_default.h>
  45. #define CONFIG_CMD_CACHE
  46. #undef CONFIG_CMD_DATE
  47. #define CONFIG_CMD_ELF
  48. #define CONFIG_CMD_FLASH
  49. #define CONFIG_CMD_I2C
  50. #define CONFIG_CMD_MEMORY
  51. #define CONFIG_CMD_MISC
  52. #define CONFIG_CMD_MII
  53. #define CONFIG_CMD_NET
  54. #define CONFIG_CMD_PCI
  55. #define CONFIG_CMD_PING
  56. #define CONFIG_CMD_REGINFO
  57. #define CONFIG_CMD_USB
  58. #define CONFIG_SLTTMR
  59. #define CONFIG_FSLDMAFEC
  60. #ifdef CONFIG_FSLDMAFEC
  61. # define CONFIG_MII 1
  62. # define CONFIG_MII_INIT 1
  63. # define CONFIG_HAS_ETH1
  64. # define CONFIG_SYS_DMA_USE_INTSRAM 1
  65. # define CONFIG_SYS_DISCOVER_PHY
  66. # define CONFIG_SYS_RX_ETH_BUFFER 32
  67. # define CONFIG_SYS_TX_ETH_BUFFER 48
  68. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  69. # define CONFIG_SYS_FEC0_PINMUX 0
  70. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  71. # define CONFIG_SYS_FEC1_PINMUX 0
  72. # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
  73. # define MCFFEC_TOUT_LOOP 50000
  74. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  75. # ifndef CONFIG_SYS_DISCOVER_PHY
  76. # define FECDUPLEX FULL
  77. # define FECSPEED _100BASET
  78. # else
  79. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  80. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  81. # endif
  82. # endif /* CONFIG_SYS_DISCOVER_PHY */
  83. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  84. # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
  85. # define CONFIG_IPADDR 192.162.1.2
  86. # define CONFIG_NETMASK 255.255.255.0
  87. # define CONFIG_SERVERIP 192.162.1.1
  88. # define CONFIG_GATEWAYIP 192.162.1.1
  89. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  90. #endif
  91. #ifdef CONFIG_CMD_USB
  92. # define CONFIG_USB_OHCI_NEW
  93. # define CONFIG_USB_STORAGE
  94. # ifndef CONFIG_CMD_PCI
  95. # define CONFIG_CMD_PCI
  96. # endif
  97. # define CONFIG_PCI_OHCI
  98. # define CONFIG_DOS_PARTITION
  99. # undef CONFIG_SYS_USB_OHCI_BOARD_INIT
  100. # undef CONFIG_SYS_USB_OHCI_CPU_INIT
  101. # define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  102. # define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
  103. # define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
  104. #endif
  105. /* I2C */
  106. #define CONFIG_FSL_I2C
  107. #define CONFIG_HARD_I2C /* I2C with hw support */
  108. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  109. #define CONFIG_SYS_I2C_SPEED 80000
  110. #define CONFIG_SYS_I2C_SLAVE 0x7F
  111. #define CONFIG_SYS_I2C_OFFSET 0x00008F00
  112. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  113. /* PCI */
  114. #ifdef CONFIG_CMD_PCI
  115. #define CONFIG_PCI 1
  116. #define CONFIG_PCI_PNP 1
  117. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  118. #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
  119. #define CONFIG_SYS_PCI_MEM_BUS 0x80000000
  120. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
  121. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
  122. #define CONFIG_SYS_PCI_IO_BUS 0x71000000
  123. #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
  124. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000
  125. #define CONFIG_SYS_PCI_CFG_BUS 0x70000000
  126. #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
  127. #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
  128. #endif
  129. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  130. #define CONFIG_UDP_CHECKSUM
  131. #ifdef CONFIG_MCFFEC
  132. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  133. # define CONFIG_IPADDR 192.162.1.2
  134. # define CONFIG_NETMASK 255.255.255.0
  135. # define CONFIG_SERVERIP 192.162.1.1
  136. # define CONFIG_GATEWAYIP 192.162.1.1
  137. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  138. #endif /* FEC_ENET */
  139. #define CONFIG_HOSTNAME M547xEVB
  140. #define CONFIG_EXTRA_ENV_SETTINGS \
  141. "netdev=eth0\0" \
  142. "loadaddr=10000\0" \
  143. "u-boot=u-boot.bin\0" \
  144. "load=tftp ${loadaddr) ${u-boot}\0" \
  145. "upd=run load; run prog\0" \
  146. "prog=prot off bank 1;" \
  147. "era ff800000 ff83ffff;" \
  148. "cp.b ${loadaddr} ff800000 ${filesize};"\
  149. "save\0" \
  150. ""
  151. #define CONFIG_PRAM 512 /* 512 KB */
  152. #define CONFIG_SYS_PROMPT "-> "
  153. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  154. #ifdef CONFIG_CMD_KGDB
  155. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  156. #else
  157. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  158. #endif
  159. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  160. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  161. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  162. #define CONFIG_SYS_LOAD_ADDR 0x00010000
  163. #define CONFIG_SYS_HZ 1000
  164. #define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
  165. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
  166. #define CONFIG_SYS_MBAR 0xF0000000
  167. #define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
  168. #define CONFIG_SYS_INTSRAMSZ 0x8000
  169. /*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
  170. /*
  171. * Low Level Configuration Settings
  172. * (address mappings, register initial values, etc.)
  173. * You should know what you are doing if you make changes here.
  174. */
  175. /*-----------------------------------------------------------------------
  176. * Definitions for initial stack pointer and data area (in DPRAM)
  177. */
  178. #define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
  179. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
  180. #define CONFIG_SYS_INIT_RAM_CTRL 0x21
  181. #define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
  182. #define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
  183. #define CONFIG_SYS_INIT_RAM1_CTRL 0x21
  184. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
  185. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  186. /*-----------------------------------------------------------------------
  187. * Start addresses for the final memory configuration
  188. * (Set up by the startup code)
  189. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  190. */
  191. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  192. #define CONFIG_SYS_SDRAM_CFG1 0x73711630
  193. #define CONFIG_SYS_SDRAM_CFG2 0x46770000
  194. #define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
  195. #define CONFIG_SYS_SDRAM_EMOD 0x40010000
  196. #define CONFIG_SYS_SDRAM_MODE 0x018D0000
  197. #define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
  198. #ifdef CONFIG_SYS_DRAMSZ1
  199. # define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
  200. #else
  201. # define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
  202. #endif
  203. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  204. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  205. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  206. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  207. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  208. /* Reserve 256 kB for malloc() */
  209. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  210. /*
  211. * For booting Linux, the board info and command line data
  212. * have to be in the first 8 MB of memory, since this is
  213. * the maximum mapped by the Linux kernel during initialization ??
  214. */
  215. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  216. /*-----------------------------------------------------------------------
  217. * FLASH organization
  218. */
  219. #define CONFIG_SYS_FLASH_CFI
  220. #ifdef CONFIG_SYS_FLASH_CFI
  221. # define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
  222. # define CONFIG_FLASH_CFI_DRIVER 1
  223. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  224. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  225. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  226. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  227. #ifdef CONFIG_SYS_NOR1SZ
  228. # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  229. # define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
  230. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
  231. #else
  232. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  233. # define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
  234. #endif
  235. #endif
  236. /* Configuration for environment
  237. * Environment is not embedded in u-boot but at offset 0x40000 on the flash.
  238. * First time runing may have env crc error warning if there is
  239. * no correct environment on the flash.
  240. */
  241. #define CONFIG_ENV_OFFSET 0x40000
  242. #define CONFIG_ENV_SECT_SIZE 0x10000
  243. #define CONFIG_ENV_IS_IN_FLASH 1
  244. /*-----------------------------------------------------------------------
  245. * Cache Configuration
  246. */
  247. #define CONFIG_SYS_CACHELINE_SIZE 16
  248. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  249. CONFIG_SYS_INIT_RAM_SIZE - 8)
  250. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  251. CONFIG_SYS_INIT_RAM_SIZE - 4)
  252. #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
  253. CF_CACR_IDCM)
  254. #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
  255. #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
  256. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  257. CF_ACR_EN | CF_ACR_SM_ALL)
  258. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
  259. CF_CACR_IEC | CF_CACR_ICINVA)
  260. #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
  261. CF_CACR_DEC | CF_CACR_DDCM_P | \
  262. CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
  263. /*-----------------------------------------------------------------------
  264. * Chipselect bank definitions
  265. */
  266. /*
  267. * CS0 - NOR Flash 1, 2, 4, or 8MB
  268. * CS1 - NOR Flash
  269. * CS2 - Available
  270. * CS3 - Available
  271. * CS4 - Available
  272. * CS5 - Available
  273. */
  274. #define CONFIG_SYS_CS0_BASE 0xFF800000
  275. #define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
  276. #define CONFIG_SYS_CS0_CTRL 0x00101980
  277. #ifdef CONFIG_SYS_NOR1SZ
  278. #define CONFIG_SYS_CS1_BASE 0xE0000000
  279. #define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
  280. #define CONFIG_SYS_CS1_CTRL 0x00101D80
  281. #endif
  282. #endif /* _M5475EVB_H */