M5208EVBE.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * Configuation settings for the Freescale MCF5208EVBe.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef _M5208EVBE_H
  26. #define _M5208EVBE_H
  27. /*
  28. * High Level Configuration Options
  29. * (easy to change)
  30. */
  31. #define CONFIG_MCF520x /* define processor family */
  32. #define CONFIG_M5208 /* define processor type */
  33. #define CONFIG_MCFUART
  34. #define CONFIG_SYS_UART_PORT (0)
  35. #define CONFIG_BAUDRATE 115200
  36. #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  37. #undef CONFIG_WATCHDOG
  38. #define CONFIG_WATCHDOG_TIMEOUT 5000
  39. /* Command line configuration */
  40. #include <config_cmd_default.h>
  41. #define CONFIG_CMD_CACHE
  42. #define CONFIG_CMD_ELF
  43. #define CONFIG_CMD_FLASH
  44. #undef CONFIG_CMD_I2C
  45. #define CONFIG_CMD_MEMORY
  46. #define CONFIG_CMD_MISC
  47. #define CONFIG_CMD_MII
  48. #define CONFIG_CMD_NET
  49. #define CONFIG_CMD_PING
  50. #define CONFIG_CMD_REGINFO
  51. #define CONFIG_MCFFEC
  52. #ifdef CONFIG_MCFFEC
  53. # define CONFIG_MII 1
  54. # define CONFIG_MII_INIT 1
  55. # define CONFIG_SYS_DISCOVER_PHY
  56. # define CONFIG_SYS_RX_ETH_BUFFER 8
  57. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  58. # define CONFIG_HAS_ETH1
  59. # define CONFIG_SYS_FEC0_PINMUX 0
  60. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  61. # define MCFFEC_TOUT_LOOP 50000
  62. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  63. # ifndef CONFIG_SYS_DISCOVER_PHY
  64. # define FECDUPLEX FULL
  65. # define FECSPEED _100BASET
  66. # else
  67. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  68. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  69. # endif
  70. # endif /* CONFIG_SYS_DISCOVER_PHY */
  71. #endif
  72. /* Timer */
  73. #define CONFIG_MCFTMR
  74. #undef CONFIG_MCFPIT
  75. /* I2C */
  76. #define CONFIG_FSL_I2C
  77. #define CONFIG_HARD_I2C /* I2C with hw support */
  78. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  79. #define CONFIG_SYS_I2C_SPEED 80000
  80. #define CONFIG_SYS_I2C_SLAVE 0x7F
  81. #define CONFIG_SYS_I2C_OFFSET 0x58000
  82. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  83. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  84. #define CONFIG_UDP_CHECKSUM
  85. #ifdef CONFIG_MCFFEC
  86. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  87. # define CONFIG_IPADDR 192.162.1.2
  88. # define CONFIG_NETMASK 255.255.255.0
  89. # define CONFIG_SERVERIP 192.162.1.1
  90. # define CONFIG_GATEWAYIP 192.162.1.1
  91. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  92. #endif /* CONFIG_MCFFEC */
  93. #define CONFIG_HOSTNAME M5208EVBe
  94. #define CONFIG_EXTRA_ENV_SETTINGS \
  95. "netdev=eth0\0" \
  96. "loadaddr=40010000\0" \
  97. "u-boot=u-boot.bin\0" \
  98. "load=tftp ${loadaddr) ${u-boot}\0" \
  99. "upd=run load; run prog\0" \
  100. "prog=prot off 0 3ffff;" \
  101. "era 0 3ffff;" \
  102. "cp.b ${loadaddr} 0 ${filesize};" \
  103. "save\0" \
  104. ""
  105. #define CONFIG_PRAM 512 /* 512 KB */
  106. #define CONFIG_SYS_PROMPT "-> "
  107. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  108. #ifdef CONFIG_CMD_KGDB
  109. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  110. #else
  111. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  112. #endif
  113. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  114. #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
  115. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buf Sz */
  116. #define CONFIG_SYS_LOAD_ADDR 0x40010000
  117. #define CONFIG_SYS_HZ 1000
  118. #define CONFIG_SYS_CLK 166666666 /* CPU Core Clock */
  119. #define CONFIG_SYS_PLL_ODR 0x36
  120. #define CONFIG_SYS_PLL_FDR 0x7D
  121. #define CONFIG_SYS_MBAR 0xFC000000
  122. /*
  123. * Low Level Configuration Settings
  124. * (address mappings, register initial values, etc.)
  125. * You should know what you are doing if you make changes here.
  126. */
  127. /* Definitions for initial stack pointer and data area (in DPRAM) */
  128. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  129. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in internal SRAM */
  130. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  131. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
  132. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  133. /*
  134. * Start addresses for the final memory configuration
  135. * (Set up by the startup code)
  136. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  137. */
  138. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  139. #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
  140. #define CONFIG_SYS_SDRAM_CFG1 0x43711630
  141. #define CONFIG_SYS_SDRAM_CFG2 0x56670000
  142. #define CONFIG_SYS_SDRAM_CTRL 0xE1002000
  143. #define CONFIG_SYS_SDRAM_EMOD 0x80010000
  144. #define CONFIG_SYS_SDRAM_MODE 0x00CD0000
  145. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  146. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  147. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  148. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  149. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  150. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  151. /*
  152. * For booting Linux, the board info and command line data
  153. * have to be in the first 8 MB of memory, since this is
  154. * the maximum mapped by the Linux kernel during initialization ??
  155. */
  156. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  157. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  158. /* FLASH organization */
  159. #define CONFIG_SYS_FLASH_CFI
  160. #ifdef CONFIG_SYS_FLASH_CFI
  161. # define CONFIG_FLASH_CFI_DRIVER 1
  162. # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
  163. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  164. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  165. # define CONFIG_SYS_MAX_FLASH_SECT 254 /* max number of sectors on one chip */
  166. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  167. #endif
  168. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  169. /*
  170. * Configuration for environment
  171. * Environment is embedded in u-boot in the second sector of the flash
  172. */
  173. #define CONFIG_ENV_OFFSET 0x2000
  174. #define CONFIG_ENV_SIZE 0x1000
  175. #define CONFIG_ENV_SECT_SIZE 0x2000
  176. #define CONFIG_ENV_IS_IN_FLASH 1
  177. /* Cache Configuration */
  178. #define CONFIG_SYS_CACHELINE_SIZE 16
  179. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  180. CONFIG_SYS_INIT_RAM_SIZE - 8)
  181. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  182. CONFIG_SYS_INIT_RAM_SIZE - 4)
  183. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
  184. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  185. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  186. CF_ACR_EN | CF_ACR_SM_ALL)
  187. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
  188. CF_CACR_DISD | CF_CACR_INVI | \
  189. CF_CACR_CEIB | CF_CACR_DCM | \
  190. CF_CACR_EUSP)
  191. /* Chipselect bank definitions */
  192. /*
  193. * CS0 - NOR Flash
  194. * CS1 - Available
  195. * CS2 - Available
  196. * CS3 - Available
  197. * CS4 - Available
  198. * CS5 - Available
  199. */
  200. #define CONFIG_SYS_CS0_BASE 0
  201. #define CONFIG_SYS_CS0_MASK 0x007F0001
  202. #define CONFIG_SYS_CS0_CTRL 0x00001FA0
  203. #endif /* _M5208EVBE_H */