EVB64260.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * (C) Copyright 2001
  3. * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #ifndef __ASSEMBLY__
  29. #include <galileo/core.h>
  30. #endif
  31. #include "../board/evb64260/local.h"
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_EVB64260 1 /* this is an EVB64260 board */
  37. #define CONFIG_SYS_GT_6426x GT_64260 /* with a 64260 system controller */
  38. #define CONFIG_SYS_TEXT_BASE 0xfff00000
  39. #define CONFIG_SYS_LDSCRIPT "board/evb64260/u-boot.lds"
  40. #define CONFIG_BAUDRATE 38400 /* console baudrate = 38400 */
  41. #undef CONFIG_ECC /* enable ECC support */
  42. /* #define CONFIG_EVB64260_750CX 1 */ /* Support the EVB-64260-750CX Board */
  43. /* which initialization functions to call for this board */
  44. #define CONFIG_MISC_INIT_R 1
  45. #define CONFIG_BOARD_EARLY_INIT_F 1
  46. #ifndef CONFIG_EVB64260_750CX
  47. #define CONFIG_SYS_BOARD_NAME "EVB64260"
  48. #else
  49. #define CONFIG_SYS_BOARD_NAME "EVB64260-750CX"
  50. #endif
  51. #define CONFIG_SYS_HUSH_PARSER
  52. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  53. /*
  54. * The following defines let you select what serial you want to use
  55. * for your console driver.
  56. *
  57. * what to do:
  58. * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial
  59. * cable onto the second DUART channel, change the CONFIG_SYS_DUART port from 1
  60. * to 0 below.
  61. *
  62. * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
  63. * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
  64. */
  65. #define CONFIG_MPSC
  66. #define CONFIG_MPSC_PORT 0
  67. /* define this if you want to enable GT MAC filtering */
  68. #define CONFIG_GT_USE_MAC_HASH_TABLE
  69. #undef CONFIG_ETHER_PORT_MII /* use RMII */
  70. #if 1
  71. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  72. #else
  73. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  74. #endif
  75. #define CONFIG_ZERO_BOOTDELAY_CHECK
  76. #undef CONFIG_BOOTARGS
  77. #define CONFIG_BOOTCOMMAND \
  78. "bootp && " \
  79. "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath " \
  80. "ip=$ipaddr:$serverip:$gatewayip:" \
  81. "$netmask:$hostname:eth0:none; && " \
  82. "bootm"
  83. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  84. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
  85. #undef CONFIG_WATCHDOG /* watchdog disabled */
  86. #undef CONFIG_ALTIVEC /* undef to disable */
  87. /*
  88. * BOOTP options
  89. */
  90. #define CONFIG_BOOTP_SUBNETMASK
  91. #define CONFIG_BOOTP_GATEWAY
  92. #define CONFIG_BOOTP_HOSTNAME
  93. #define CONFIG_BOOTP_BOOTPATH
  94. #define CONFIG_BOOTP_BOOTFILESIZE
  95. /*
  96. * Command line configuration.
  97. */
  98. #include <config_cmd_default.h>
  99. #define CONFIG_CMD_ASKENV
  100. /*
  101. * Miscellaneous configurable options
  102. */
  103. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  104. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  105. #if defined(CONFIG_CMD_KGDB)
  106. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  107. #else
  108. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  109. #endif
  110. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  111. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  112. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  113. #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
  114. #define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
  115. #define CONFIG_SYS_LOAD_ADDR 0x00300000 /* default load address */
  116. #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
  117. #define CONFIG_SYS_BUS_CLK 100000000 /* 100 MHz */
  118. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  119. #ifdef CONFIG_EVB64260_750CX
  120. #define CONFIG_750CX
  121. #define CONFIG_SYS_BROKEN_CL2
  122. #endif
  123. /*
  124. * Low Level Configuration Settings
  125. * (address mappings, register initial values, etc.)
  126. * You should know what you are doing if you make changes here.
  127. */
  128. /*-----------------------------------------------------------------------
  129. * Definitions for initial stack pointer and data area
  130. */
  131. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  132. #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
  133. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  134. #define CONFIG_SYS_INIT_RAM_LOCK
  135. /*-----------------------------------------------------------------------
  136. * Start addresses for the final memory configuration
  137. * (Set up by the startup code)
  138. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  139. */
  140. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  141. #define CONFIG_SYS_FLASH_BASE 0xfff00000
  142. #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
  143. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  144. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  145. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
  146. /* areas to map different things with the GT in physical space */
  147. #define CONFIG_SYS_DRAM_BANKS 4
  148. #define CONFIG_SYS_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
  149. /* What to put in the bats. */
  150. #define CONFIG_SYS_MISC_REGION_BASE 0xf0000000
  151. /* Peripheral Device section */
  152. #define CONFIG_SYS_GT_REGS 0xf8000000
  153. #define CONFIG_SYS_DEV_BASE 0xfc000000
  154. #define CONFIG_SYS_DEV0_SPACE CONFIG_SYS_DEV_BASE
  155. #define CONFIG_SYS_DEV1_SPACE (CONFIG_SYS_DEV0_SPACE + CONFIG_SYS_DEV0_SIZE)
  156. #define CONFIG_SYS_DEV2_SPACE (CONFIG_SYS_DEV1_SPACE + CONFIG_SYS_DEV1_SIZE)
  157. #define CONFIG_SYS_DEV3_SPACE (CONFIG_SYS_DEV2_SPACE + CONFIG_SYS_DEV2_SIZE)
  158. #define CONFIG_SYS_DEV0_SIZE _8M /* evb64260 sram @ 0xfc00.0000 */
  159. #define CONFIG_SYS_DEV1_SIZE _8M /* evb64260 rtc @ 0xfc80.0000 */
  160. #define CONFIG_SYS_DEV2_SIZE _16M /* evb64260 duart @ 0xfd00.0000 */
  161. #define CONFIG_SYS_DEV3_SIZE _16M /* evb64260 flash @ 0xfe00.0000 */
  162. #define CONFIG_SYS_DEV0_PAR 0x20205093
  163. #define CONFIG_SYS_DEV1_PAR 0xcfcfffff
  164. #define CONFIG_SYS_DEV2_PAR 0xc0059bd4
  165. #define CONFIG_SYS_8BIT_BOOT_PAR 0xc00b5e7c
  166. #define CONFIG_SYS_32BIT_BOOT_PAR 0xc4a8241c
  167. /* c 4 a 8 2 4 1 c */
  168. /* 33 22|2222|22 22|111 1|11 11|1 1 | | */
  169. /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */
  170. /* 11|00|0100|10 10|100|0 00|10 0|100 0|001 1|100 */
  171. /* 3| 0|.... ..| 2| 4 | 0 | 4 | 8 | 3 | 4 */
  172. #if 0 /* Wrong?? NTL */
  173. #define CONFIG_SYS_MPP_CONTROL_0 0x53541717 /* InitAct EOT[4] DBurst TCEn[1] */
  174. /* DMAAck[1:0] GNT0[1:0] */
  175. #else
  176. #define CONFIG_SYS_MPP_CONTROL_0 0x53547777 /* InitAct EOT[4] DBurst TCEn[1] */
  177. /* REQ0[1:0] GNT0[1:0] */
  178. #endif
  179. #define CONFIG_SYS_MPP_CONTROL_1 0x44009911 /* TCEn[4] TCTcnt[4] GPP[13:12] */
  180. /* DMAReq[4] DMAAck[4] WDNMI WDE */
  181. #if 0 /* Wrong?? NTL */
  182. #define CONFIG_SYS_MPP_CONTROL_2 0x40091818 /* TCTcnt[0] GPP[22:21] BClkIn */
  183. /* DMAAck[1:0] GNT1[1:0] */
  184. #else
  185. #define CONFIG_SYS_MPP_CONTROL_2 0x40098888 /* TCTcnt[0] */
  186. /* GPP[22] (RS232IntB or PCI1Int) */
  187. /* GPP[21] (RS323IntA) */
  188. /* BClkIn */
  189. /* REQ1[1:0] GNT1[1:0] */
  190. #endif
  191. #if 0 /* Wrong?? NTL */
  192. # define CONFIG_SYS_MPP_CONTROL_3 0x00090066 /* GPP[31:29] BClkOut0 */
  193. /* GPP[27:26] Int[1:0] */
  194. #else
  195. # define CONFIG_SYS_MPP_CONTROL_3 0x22090066 /* MREQ MGNT */
  196. /* GPP[29] (PCI1Int) */
  197. /* BClkOut0 */
  198. /* GPP[27] (PCI0Int) */
  199. /* GPP[26] (RtcInt or PCI1Int) */
  200. /* CPUInt[25:24] */
  201. #endif
  202. # define CONFIG_SYS_SERIAL_PORT_MUX 0x00000102 /* 0=hiZ 1=MPSC0 2=ETH 0 and 2 RMII */
  203. #if 0 /* Wrong?? - NTL */
  204. # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x000002c6
  205. #else
  206. # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x2c600000 /* 0010 1100 0110 0000 */
  207. /* gpp[29] */
  208. /* gpp[27:26] */
  209. /* gpp[22:21] */
  210. # define CONFIG_SYS_SDRAM_CONFIG 0xd8e18200 /* 0x448 */
  211. /* idmas use buffer 1,1
  212. comm use buffer 0
  213. pci use buffer 1,1
  214. cpu use buffer 0
  215. normal load (see also ifdef HVL)
  216. standard SDRAM (see also ifdef REG)
  217. non staggered refresh */
  218. /* 31:26 25 23 20 19 18 16 */
  219. /* 110110 00 111 0 0 00 1 */
  220. /* refresh_count=0x200
  221. phisical interleaving disable
  222. virtual interleaving enable */
  223. /* 15 14 13:0 */
  224. /* 1 0 0x200 */
  225. #endif
  226. #define CONFIG_SYS_DUART_IO CONFIG_SYS_DEV2_SPACE
  227. #define CONFIG_SYS_DUART_CHAN 1 /* channel to use for console */
  228. #define CONFIG_SYS_INIT_CHAN1
  229. #define CONFIG_SYS_INIT_CHAN2
  230. #define SRAM_BASE CONFIG_SYS_DEV0_SPACE
  231. #define SRAM_SIZE 0x00100000 /* 1 MB of sram */
  232. /*-----------------------------------------------------------------------
  233. * PCI stuff
  234. *-----------------------------------------------------------------------
  235. */
  236. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  237. #define PCI_HOST_FORCE 1 /* configure as pci host */
  238. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  239. #define CONFIG_PCI /* include pci support */
  240. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  241. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  242. /* PCI MEMORY MAP section */
  243. #define CONFIG_SYS_PCI0_MEM_BASE 0x80000000
  244. #define CONFIG_SYS_PCI0_MEM_SIZE _128M
  245. #define CONFIG_SYS_PCI1_MEM_BASE 0x88000000
  246. #define CONFIG_SYS_PCI1_MEM_SIZE _128M
  247. #define CONFIG_SYS_PCI0_0_MEM_SPACE (CONFIG_SYS_PCI0_MEM_BASE)
  248. #define CONFIG_SYS_PCI1_0_MEM_SPACE (CONFIG_SYS_PCI1_MEM_BASE)
  249. /* PCI I/O MAP section */
  250. #define CONFIG_SYS_PCI0_IO_BASE 0xfa000000
  251. #define CONFIG_SYS_PCI0_IO_SIZE _16M
  252. #define CONFIG_SYS_PCI1_IO_BASE 0xfb000000
  253. #define CONFIG_SYS_PCI1_IO_SIZE _16M
  254. #define CONFIG_SYS_PCI0_IO_SPACE (CONFIG_SYS_PCI0_IO_BASE)
  255. #define CONFIG_SYS_PCI0_IO_SPACE_PCI 0x00000000
  256. #define CONFIG_SYS_PCI1_IO_SPACE (CONFIG_SYS_PCI1_IO_BASE)
  257. #define CONFIG_SYS_PCI1_IO_SPACE_PCI 0x00000000
  258. /*
  259. * NS16550 Configuration
  260. */
  261. #define CONFIG_SYS_NS16550
  262. #define CONFIG_SYS_NS16550_REG_SIZE -4
  263. #define CONFIG_SYS_NS16550_CLK 3686400
  264. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_DUART_IO + 0)
  265. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_DUART_IO + 0x20)
  266. /*----------------------------------------------------------------------
  267. * Initial BAT mappings
  268. */
  269. /* NOTES:
  270. * 1) GUARDED and WRITE_THRU not allowed in IBATS
  271. * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
  272. */
  273. /* SDRAM */
  274. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
  275. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  276. #define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  277. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  278. /* init ram */
  279. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  280. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  281. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  282. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  283. /* PCI0, PCI1 in one BAT */
  284. #define CONFIG_SYS_IBAT2L BATL_NO_ACCESS
  285. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  286. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  287. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  288. /* GT regs, bootrom, all the devices, PCI I/O */
  289. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
  290. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
  291. #define CONFIG_SYS_DBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
  292. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  293. /* I2C speed and slave address (for compatability) defaults */
  294. #define CONFIG_SYS_I2C_SPEED 400000
  295. #define CONFIG_SYS_I2C_SLAVE 0x7F
  296. /* I2C addresses for the two DIMM SPD chips */
  297. #ifndef CONFIG_EVB64260_750CX
  298. #define DIMM0_I2C_ADDR 0x56
  299. #define DIMM1_I2C_ADDR 0x54
  300. #else /* CONFIG_EVB64260_750CX - only has 1 DIMM */
  301. #define DIMM0_I2C_ADDR 0x54
  302. #define DIMM1_I2C_ADDR 0x54
  303. #endif
  304. /*
  305. * For booting Linux, the board info and command line data
  306. * have to be in the first 8 MB of memory, since this is
  307. * the maximum mapped by the Linux kernel during initialization.
  308. */
  309. #define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
  310. /*-----------------------------------------------------------------------
  311. * FLASH organization
  312. */
  313. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  314. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  315. #define CONFIG_SYS_EXTRA_FLASH_DEVICE DEVICE3 /* extra flash at device 3 */
  316. #define CONFIG_SYS_EXTRA_FLASH_WIDTH 4 /* 32 bit */
  317. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  318. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  319. #define CONFIG_SYS_FLASH_CFI 1
  320. #define CONFIG_ENV_IS_IN_FLASH 1
  321. #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  322. #define CONFIG_ENV_SECT_SIZE 0x10000
  323. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_MONITOR_LEN-CONFIG_ENV_SECT_SIZE)
  324. /*-----------------------------------------------------------------------
  325. * Cache Configuration
  326. */
  327. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
  328. #if defined(CONFIG_CMD_KGDB)
  329. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  330. #endif
  331. /*-----------------------------------------------------------------------
  332. * L2CR setup -- make sure this is right for your board!
  333. * look in include/74xx_7xx.h for the defines used here
  334. */
  335. #define CONFIG_SYS_L2
  336. #ifdef CONFIG_750CX
  337. #define L2_INIT 0
  338. #else
  339. #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
  340. L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
  341. #endif
  342. #define L2_ENABLE (L2_INIT | L2CR_L2E)
  343. #define CONFIG_SYS_BOARD_ASM_INIT 1
  344. #endif /* __CONFIG_H */