DU405.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * (C) Copyright 2001
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_DU405 1 /* ...on a DU405 board */
  35. #define CONFIG_SYS_TEXT_BASE 0xFFFD0000
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  37. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  38. #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
  39. #define CONFIG_BAUDRATE 9600
  40. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  41. #undef CONFIG_BOOTARGS
  42. #define CONFIG_BOOTCOMMAND "bootm fff00000"
  43. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  44. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  45. #define CONFIG_PPC4xx_EMAC
  46. #define CONFIG_MII 1 /* MII PHY management */
  47. #define CONFIG_PHY_ADDR 0 /* PHY address */
  48. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  49. #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
  50. #undef CONFIG_HAS_ETH1
  51. /*
  52. * BOOTP options
  53. */
  54. #define CONFIG_BOOTP_BOOTFILESIZE
  55. #define CONFIG_BOOTP_BOOTPATH
  56. #define CONFIG_BOOTP_GATEWAY
  57. #define CONFIG_BOOTP_HOSTNAME
  58. /*
  59. * Command line configuration.
  60. */
  61. #include <config_cmd_default.h>
  62. #undef CONFIG_CMD_NFS
  63. #undef CONFIG_CMD_EDITENV
  64. #undef CONFIG_CMD_IMLS
  65. #undef CONFIG_CMD_CONSOLE
  66. #undef CONFIG_CMD_LOADB
  67. #undef CONFIG_CMD_LOADS
  68. #define CONFIG_CMD_IDE
  69. #define CONFIG_CMD_ELF
  70. #define CONFIG_CMD_MII
  71. #define CONFIG_CMD_DATE
  72. #define CONFIG_CMD_EEPROM
  73. #define CONFIG_CMD_I2C
  74. #define CONFIG_MAC_PARTITION
  75. #define CONFIG_DOS_PARTITION
  76. #undef CONFIG_WATCHDOG /* watchdog disabled */
  77. #define CONFIG_RTC_MC146818 /* BQ3285 is MC146818 compatible*/
  78. #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000080 /* RTC Base Address */
  79. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  80. /*
  81. * Miscellaneous configurable options
  82. */
  83. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  84. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  85. #if defined(CONFIG_CMD_KGDB)
  86. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  87. #else
  88. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  89. #endif
  90. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  91. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  92. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  93. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  94. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  95. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  96. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  97. #define CONFIG_SYS_NS16550
  98. #define CONFIG_SYS_NS16550_SERIAL
  99. #define CONFIG_SYS_NS16550_REG_SIZE 1
  100. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  101. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external serial clock */
  102. /* The following table includes the supported baudrates */
  103. #define CONFIG_SYS_BAUDRATE_TABLE \
  104. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  105. 57600, 115200, 230400, 460800, 921600 }
  106. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  107. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  108. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  109. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  110. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  111. /*-----------------------------------------------------------------------
  112. * IDE/ATA stuff
  113. *-----------------------------------------------------------------------
  114. */
  115. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  116. #undef CONFIG_IDE_LED /* no led for ide supported */
  117. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  118. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
  119. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  120. #define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
  121. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  122. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  123. #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
  124. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
  125. /*-----------------------------------------------------------------------
  126. * Start addresses for the final memory configuration
  127. * (Set up by the startup code)
  128. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  129. */
  130. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  131. #define CONFIG_SYS_FLASH_BASE 0xFFFD0000
  132. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  133. #define CONFIG_SYS_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */
  134. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  135. /*
  136. * For booting Linux, the board info and command line data
  137. * have to be in the first 8 MB of memory, since this is
  138. * the maximum mapped by the Linux kernel during initialization.
  139. */
  140. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  141. /*-----------------------------------------------------------------------
  142. * FLASH organization
  143. */
  144. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  145. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  146. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  147. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  148. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  149. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  150. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  151. /*
  152. * The following defines are added for buggy IOP480 byte interface.
  153. * All other boards should use the standard values (CPCI405 etc.)
  154. */
  155. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  156. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  157. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  158. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  159. /*-----------------------------------------------------------------------
  160. * I2C EEPROM (CAT24WC08) for environment
  161. */
  162. #define CONFIG_HARD_I2C /* I2c with hardware support */
  163. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  164. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  165. #define CONFIG_SYS_I2C_SLAVE 0x7F
  166. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  167. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  168. /* mask of address bits that overflow into the "EEPROM chip address" */
  169. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  170. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  171. /* 16 byte page write mode using*/
  172. /* last 4 bits of the address */
  173. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  174. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  175. #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  176. #define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
  177. /* total size of a CAT24WC08 is 1024 bytes */
  178. /*
  179. * Init Memory Controller:
  180. *
  181. * BR0/1 and OR0/1 (FLASH)
  182. */
  183. #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
  184. #define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
  185. /*-----------------------------------------------------------------------
  186. * External Bus Controller (EBC) Setup
  187. */
  188. #define FLASH0_BA 0xFFC00000 /* FLASH 0 Base Address */
  189. #define FLASH1_BA 0xFF800000 /* FLASH 1 Base Address */
  190. #define CAN_BA 0xF0000000 /* CAN Base Address */
  191. #define DUART_BA 0xF0300000 /* DUART Base Address */
  192. #define CF_BA 0xF0100000 /* CompactFlash Base Address */
  193. #define SRAM_BA 0xF0200000 /* SRAM Base Address */
  194. #define DURAG_IO_BA 0xF0400000 /* DURAG Bus IO Base Address */
  195. #define DURAG_MEM_BA 0xF0500000 /* DURAG Bus Mem Base Address */
  196. #define FPGA_MODE_REG (DUART_BA+0x80) /* FPGA Mode Register */
  197. /* Memory Bank 0 (Flash Bank 0) initialization */
  198. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  199. #define CONFIG_SYS_EBC_PB0CR FLASH0_BA | 0x5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  200. /* Memory Bank 1 (Flash Bank 1) initialization */
  201. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  202. #define CONFIG_SYS_EBC_PB1CR FLASH1_BA | 0x5A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
  203. /* Memory Bank 2 (CAN0) initialization */
  204. #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  205. #define CONFIG_SYS_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  206. /* Memory Bank 3 (DUART) initialization */
  207. #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  208. #define CONFIG_SYS_EBC_PB3CR DUART_BA | 0x18000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  209. /* Memory Bank 4 (CompactFlash IDE) initialization */
  210. #define CONFIG_SYS_EBC_PB4AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  211. #define CONFIG_SYS_EBC_PB4CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
  212. /* Memory Bank 5 (SRAM) initialization */
  213. #define CONFIG_SYS_EBC_PB5AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  214. #define CONFIG_SYS_EBC_PB5CR SRAM_BA | 0x1A000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=16bit */
  215. /* Memory Bank 6 (DURAG Bus IO Space) initialization */
  216. #define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  217. #define CONFIG_SYS_EBC_PB6CR DURAG_IO_BA | 0x18000 /* BAS=0xF04,BS=1MB,BU=R/W,BW=8bit*/
  218. /* Memory Bank 7 (DURAG Bus Mem Space) initialization */
  219. #define CONFIG_SYS_EBC_PB7AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  220. #define CONFIG_SYS_EBC_PB7CR DURAG_MEM_BA | 0x18000 /* BAS=0xF05,BS=1MB,BU=R/W,BW=8bit */
  221. /*-----------------------------------------------------------------------
  222. * Definitions for initial stack pointer and data area (in DPRAM)
  223. */
  224. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  225. #define CONFIG_SYS_TEMP_STACK_OCM 1
  226. /* On Chip Memory location */
  227. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  228. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  229. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  230. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  231. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  232. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  233. #endif /* __CONFIG_H */