DP405.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_DP405 1 /* ...on a DP405 board */
  35. #define CONFIG_SYS_TEXT_BASE 0xFFFD0000
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  37. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  38. #define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
  39. #define CONFIG_BAUDRATE 9600
  40. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  41. #undef CONFIG_BOOTARGS
  42. #undef CONFIG_BOOTCOMMAND
  43. #define CONFIG_PREBOOT /* enable preboot variable */
  44. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  45. /*
  46. * Command line configuration.
  47. */
  48. #include <config_cmd_default.h>
  49. #define CONFIG_CMD_BSP
  50. #define CONFIG_CMD_ELF
  51. #define CONFIG_CMD_I2C
  52. #define CONFIG_CMD_EEPROM
  53. #undef CONFIG_CMD_NET
  54. #undef CONFIG_CMD_NFS
  55. #undef CONFIG_WATCHDOG /* watchdog disabled */
  56. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  57. #define CONFIG_PRAM 2 /* reserve 2 kB "protected RAM" */
  58. /*
  59. * Miscellaneous configurable options
  60. */
  61. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  62. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  63. #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  64. #ifdef CONFIG_SYS_HUSH_PARSER
  65. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  66. #endif
  67. #if defined(CONFIG_CMD_KGDB)
  68. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  69. #else
  70. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  71. #endif
  72. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  73. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  74. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  75. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  76. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  77. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  78. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  79. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  80. #define CONFIG_SYS_NS16550
  81. #define CONFIG_SYS_NS16550_SERIAL
  82. #define CONFIG_SYS_NS16550_REG_SIZE 1
  83. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  84. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  85. #define CONFIG_SYS_BASE_BAUD 691200
  86. /* The following table includes the supported baudrates */
  87. #define CONFIG_SYS_BAUDRATE_TABLE \
  88. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  89. 57600, 115200, 230400, 460800, 921600 }
  90. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  91. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  92. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  93. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  94. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  95. /*
  96. * For booting Linux, the board info and command line data
  97. * have to be in the first 8 MB of memory, since this is
  98. * the maximum mapped by the Linux kernel during initialization.
  99. */
  100. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  101. /*-----------------------------------------------------------------------
  102. * FLASH organization
  103. */
  104. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  105. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  106. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  107. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  108. #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  109. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  110. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  111. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  112. /*
  113. * The following defines are added for buggy IOP480 byte interface.
  114. * All other boards should use the standard values (CPCI405 etc.)
  115. */
  116. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  117. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  118. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  119. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  120. /*-----------------------------------------------------------------------
  121. * Start addresses for the final memory configuration
  122. * (Set up by the startup code)
  123. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  124. */
  125. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  126. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
  127. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  128. #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
  129. #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
  130. #if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
  131. # define CONFIG_SYS_RAMBOOT 1
  132. #else
  133. # undef CONFIG_SYS_RAMBOOT
  134. #endif
  135. /*-----------------------------------------------------------------------
  136. * Environment Variable setup
  137. */
  138. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  139. #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
  140. #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
  141. /* total size of a CAT24WC16 is 2048 bytes */
  142. /*-----------------------------------------------------------------------
  143. * I2C EEPROM (CAT24WC16) for environment
  144. */
  145. #define CONFIG_HARD_I2C /* I2c with hardware support */
  146. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  147. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  148. #define CONFIG_SYS_I2C_SLAVE 0x7F
  149. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  150. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  151. /* mask of address bits that overflow into the "EEPROM chip address" */
  152. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  153. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  154. /* 16 byte page write mode using*/
  155. /* last 4 bits of the address */
  156. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  157. /*-----------------------------------------------------------------------
  158. * External Bus Controller (EBC) Setup
  159. */
  160. #define CAN_BA 0xF0000000 /* CAN Base Address */
  161. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  162. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  163. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  164. /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
  165. #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  166. #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  167. /*-----------------------------------------------------------------------
  168. * FPGA stuff
  169. */
  170. /* FPGA program pin configuration */
  171. #define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
  172. #define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
  173. #define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
  174. #define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
  175. #define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
  176. /*-----------------------------------------------------------------------
  177. * Definitions for initial stack pointer and data area (in data cache)
  178. */
  179. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  180. #define CONFIG_SYS_TEMP_STACK_OCM 1
  181. /* On Chip Memory location */
  182. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  183. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  184. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  185. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  186. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  187. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  188. /*-----------------------------------------------------------------------
  189. * Definitions for GPIO setup (PPC405EP specific)
  190. *
  191. * GPIO0[0] - External Bus Controller BLAST output
  192. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  193. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  194. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  195. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  196. * GPIO0[24-27] - UART0 control signal inputs/outputs
  197. * GPIO0[28-29] - UART1 data signal input/output
  198. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  199. */
  200. /* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
  201. /* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
  202. /* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
  203. /* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
  204. #define CONFIG_SYS_GPIO0_OSRL 0x40000540 /* 0 ... 15 */
  205. #define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */
  206. #define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */
  207. #define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */
  208. #define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */
  209. #define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */
  210. #define CONFIG_SYS_GPIO0_TCR 0xB7FE0014 /* 0 ... 31 */
  211. /*
  212. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  213. * This value will be set if iic boot eprom is disabled.
  214. */
  215. #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
  216. #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
  217. #endif /* __CONFIG_H */