CPCI2DP.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * (C) Copyright 2005
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  39. #undef CONFIG_BOOTARGS
  40. #undef CONFIG_BOOTCOMMAND
  41. #define CONFIG_PREBOOT /* enable preboot variable */
  42. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  43. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  44. #define CONFIG_MII 1 /* MII PHY management */
  45. #define CONFIG_PHY_ADDR 0 /* PHY address */
  46. /*
  47. * BOOTP options
  48. */
  49. #define CONFIG_BOOTP_BOOTFILESIZE
  50. #define CONFIG_BOOTP_BOOTPATH
  51. #define CONFIG_BOOTP_GATEWAY
  52. #define CONFIG_BOOTP_HOSTNAME
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #define CONFIG_CMD_PCI
  58. #define CONFIG_CMD_IRQ
  59. #define CONFIG_CMD_ELF
  60. #define CONFIG_CMD_I2C
  61. #define CONFIG_CMD_BSP
  62. #define CONFIG_CMD_EEPROM
  63. #undef CONFIG_CMD_NET
  64. #undef CONFIG_CMD_NFS
  65. #undef CONFIG_WATCHDOG /* watchdog disabled */
  66. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  67. /*
  68. * Miscellaneous configurable options
  69. */
  70. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  71. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  72. #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  73. #ifdef CONFIG_SYS_HUSH_PARSER
  74. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  75. #endif
  76. #if defined(CONFIG_CMD_KGDB)
  77. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  78. #else
  79. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  80. #endif
  81. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  82. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  83. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  84. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  85. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  86. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  87. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  88. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  89. #define CONFIG_CONS_INDEX 2 /* Use UART1 */
  90. #define CONFIG_SYS_NS16550
  91. #define CONFIG_SYS_NS16550_SERIAL
  92. #define CONFIG_SYS_NS16550_REG_SIZE 1
  93. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  94. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  95. #define CONFIG_SYS_BASE_BAUD 691200
  96. /* The following table includes the supported baudrates */
  97. #define CONFIG_SYS_BAUDRATE_TABLE \
  98. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  99. 57600, 115200, 230400, 460800, 921600 }
  100. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  101. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  102. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  103. #define CONFIG_LOOPW 1 /* enable loopw command */
  104. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  105. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  106. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  107. /*-----------------------------------------------------------------------
  108. * PCI stuff
  109. *-----------------------------------------------------------------------
  110. */
  111. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  112. #define PCI_HOST_FORCE 1 /* configure as pci host */
  113. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  114. #define CONFIG_PCI /* include pci support */
  115. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  116. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  117. /* resource configuration */
  118. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  119. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
  120. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
  121. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  122. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x040b /* PCI Device ID: CPCI-2DP */
  123. #define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
  124. #define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
  125. #define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
  126. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  127. #define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs + PB0/1 */
  128. #define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */
  129. #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  130. /*-----------------------------------------------------------------------
  131. * Start addresses for the final memory configuration
  132. * (Set up by the startup code)
  133. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  134. */
  135. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  136. #define CONFIG_SYS_FLASH_BASE 0xFFFC0000
  137. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  138. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  139. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  140. /*
  141. * For booting Linux, the board info and command line data
  142. * have to be in the first 8 MB of memory, since this is
  143. * the maximum mapped by the Linux kernel during initialization.
  144. */
  145. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  146. /*-----------------------------------------------------------------------
  147. * FLASH organization
  148. */
  149. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  150. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  151. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  152. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  153. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  154. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  155. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  156. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  157. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  158. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  159. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  160. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  161. #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  162. #define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
  163. /*-----------------------------------------------------------------------
  164. * I2C EEPROM (CAT24WC16) for environment
  165. */
  166. #define CONFIG_HARD_I2C /* I2c with hardware support */
  167. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  168. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  169. #define CONFIG_SYS_I2C_SLAVE 0x7F
  170. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  171. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  172. /* mask of address bits that overflow into the "EEPROM chip address" */
  173. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  174. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  175. /* 16 byte page write mode using*/
  176. /* last 4 bits of the address */
  177. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  178. #define CONFIG_SYS_EEPROM_WREN 1
  179. /*
  180. * Init Memory Controller:
  181. *
  182. * BR0/1 and OR0/1 (FLASH)
  183. */
  184. #define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
  185. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  186. /*-----------------------------------------------------------------------
  187. * External Bus Controller (EBC) Setup
  188. */
  189. /* Memory Bank 0 (Flash Bank 0) initialization */
  190. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  191. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  192. /* Memory Bank 2 (PB0) initialization */
  193. #define CONFIG_SYS_EBC_PB2AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
  194. #define CONFIG_SYS_EBC_PB2CR 0xEF018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  195. /* Memory Bank 3 (PB1) initialization */
  196. #define CONFIG_SYS_EBC_PB3AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
  197. #define CONFIG_SYS_EBC_PB3CR 0xEF118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
  198. /*-----------------------------------------------------------------------
  199. * Definitions for initial stack pointer and data area (in data cache)
  200. */
  201. #define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
  202. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
  203. #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
  204. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  205. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  206. /*-----------------------------------------------------------------------
  207. * GPIO definitions
  208. */
  209. #define CONFIG_SYS_EEPROM_WP (0x80000000 >> 13) /* GPIO13 */
  210. #define CONFIG_SYS_SELF_RST (0x80000000 >> 14) /* GPIO14 */
  211. #define CONFIG_SYS_PB_LED (0x80000000 >> 16) /* GPIO16 */
  212. #define CONFIG_SYS_INTA_FAKE (0x80000000 >> 23) /* GPIO23 */
  213. #endif /* __CONFIG_H */