vpac270.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. /*
  2. * Voipac PXA270 Support
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <asm/arch/hardware.h>
  23. #include <netdev.h>
  24. #include <serial.h>
  25. #include <asm/io.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. /*
  28. * Miscelaneous platform dependent initialisations
  29. */
  30. int board_init(void)
  31. {
  32. /* We have RAM, disable cache */
  33. dcache_disable();
  34. icache_disable();
  35. /* memory and cpu-speed are setup before relocation */
  36. /* so we do _nothing_ here */
  37. /* Arch number of vpac270 */
  38. gd->bd->bi_arch_number = MACH_TYPE_VPAC270;
  39. /* adress of boot parameters */
  40. gd->bd->bi_boot_params = 0xa0000100;
  41. return 0;
  42. }
  43. struct serial_device *default_serial_console(void)
  44. {
  45. return &serial_ffuart_device;
  46. }
  47. extern void pxa_dram_init(void);
  48. int dram_init(void)
  49. {
  50. pxa_dram_init();
  51. gd->ram_size = PHYS_SDRAM_1_SIZE;
  52. return 0;
  53. }
  54. void dram_init_banksize(void)
  55. {
  56. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  57. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  58. #ifdef CONFIG_RAM_256M
  59. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  60. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  61. #endif
  62. }
  63. #ifdef CONFIG_CMD_USB
  64. int usb_board_init(void)
  65. {
  66. writel((UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
  67. ~(UHCHR_SSEP0 | UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSE),
  68. UHCHR);
  69. writel(readl(UHCHR) | UHCHR_FSBIR, UHCHR);
  70. while (readl(UHCHR) & UHCHR_FSBIR)
  71. ;
  72. writel(readl(UHCHR) & ~UHCHR_SSE, UHCHR);
  73. writel((UHCHIE_UPRIE | UHCHIE_RWIE), UHCHIE);
  74. /* Clear any OTG Pin Hold */
  75. if (readl(PSSR) & PSSR_OTGPH)
  76. writel(readl(PSSR) | PSSR_OTGPH, PSSR);
  77. writel(readl(UHCRHDA) & ~(0x200), UHCRHDA);
  78. writel(readl(UHCRHDA) | 0x100, UHCRHDA);
  79. /* Set port power control mask bits, only 3 ports. */
  80. writel(readl(UHCRHDB) | (0x7<<17), UHCRHDB);
  81. /* enable port 2 */
  82. writel(readl(UP2OCR) | UP2OCR_HXOE | UP2OCR_HXS |
  83. UP2OCR_DMPDE | UP2OCR_DPPDE, UP2OCR);
  84. return 0;
  85. }
  86. void usb_board_init_fail(void)
  87. {
  88. return;
  89. }
  90. void usb_board_stop(void)
  91. {
  92. writel(readl(UHCHR) | UHCHR_FHR, UHCHR);
  93. udelay(11);
  94. writel(readl(UHCHR) & ~UHCHR_FHR, UHCHR);
  95. writel(readl(UHCCOMS) | 1, UHCCOMS);
  96. udelay(10);
  97. writel(readl(CKEN) & ~CKEN10_USBHOST, CKEN);
  98. return;
  99. }
  100. #endif
  101. #ifdef CONFIG_DRIVER_DM9000
  102. int board_eth_init(bd_t *bis)
  103. {
  104. return dm9000_initialize(bis);
  105. }
  106. #endif