vision2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * (C) Copyright 2010
  3. * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/io.h>
  27. #include <asm/arch/imx-regs.h>
  28. #include <asm/arch/mx5x_pins.h>
  29. #include <asm/arch/crm_regs.h>
  30. #include <asm/arch/iomux.h>
  31. #include <asm/gpio.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/errno.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <pmic.h>
  37. #include <fsl_esdhc.h>
  38. #include <fsl_pmic.h>
  39. #include <mc13892.h>
  40. #include <linux/fb.h>
  41. #include <ipu_pixfmt.h>
  42. DECLARE_GLOBAL_DATA_PTR;
  43. static u32 system_rev;
  44. static struct fb_videomode nec_nl6448bc26_09c = {
  45. "NEC_NL6448BC26-09C",
  46. 60, /* Refresh */
  47. 640, /* xres */
  48. 480, /* yres */
  49. 37650, /* pixclock = 26.56Mhz */
  50. 48, /* left margin */
  51. 16, /* right margin */
  52. 31, /* upper margin */
  53. 12, /* lower margin */
  54. 96, /* hsync-len */
  55. 2, /* vsync-len */
  56. 0, /* sync */
  57. FB_VMODE_NONINTERLACED, /* vmode */
  58. 0, /* flag */
  59. };
  60. #ifdef CONFIG_HW_WATCHDOG
  61. #include <watchdog.h>
  62. void hw_watchdog_reset(void)
  63. {
  64. int val;
  65. /* toggle watchdog trigger pin */
  66. val = gpio_get_value(66);
  67. val = val ? 0 : 1;
  68. gpio_set_value(66, val);
  69. }
  70. #endif
  71. static void init_drive_strength(void)
  72. {
  73. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_DDR_INPUT_CMOS);
  74. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEADDR, PAD_CTL_PKE_ENABLE);
  75. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPKS, PAD_CTL_PUE_KEEPER);
  76. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPUS, PAD_CTL_100K_PU);
  77. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_A1, PAD_CTL_SRE_FAST);
  78. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A0, PAD_CTL_DRV_HIGH);
  79. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A1, PAD_CTL_DRV_HIGH);
  80. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_RAS,
  81. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  82. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CAS,
  83. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  84. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_PKE_ENABLE);
  85. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPKS, PAD_CTL_PUE_KEEPER);
  86. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR0, PAD_CTL_HYS_NONE);
  87. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR1, PAD_CTL_HYS_NONE);
  88. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR2, PAD_CTL_HYS_NONE);
  89. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR3, PAD_CTL_HYS_NONE);
  90. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B0, PAD_CTL_SRE_FAST);
  91. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B1, PAD_CTL_SRE_FAST);
  92. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B2, PAD_CTL_SRE_FAST);
  93. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B4, PAD_CTL_SRE_FAST);
  94. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPUS, PAD_CTL_100K_PU);
  95. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_INMODE1, PAD_CTL_DDR_INPUT_CMOS);
  96. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B0, PAD_CTL_DRV_MEDIUM);
  97. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B1, PAD_CTL_DRV_MEDIUM);
  98. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B2, PAD_CTL_DRV_MEDIUM);
  99. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B4, PAD_CTL_DRV_MEDIUM);
  100. /* Setting pad options */
  101. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDWE,
  102. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  103. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  104. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE0,
  105. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  106. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  107. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE1,
  108. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  109. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  110. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCLK,
  111. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  112. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  113. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS0,
  114. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  115. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  116. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS1,
  117. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  118. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  119. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS2,
  120. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  121. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  122. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS3,
  123. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  124. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  125. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS0,
  126. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  127. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  128. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS1,
  129. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  130. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  131. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM0,
  132. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  133. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  134. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM1,
  135. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  136. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  137. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM2,
  138. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  139. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  140. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM3,
  141. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  142. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  143. }
  144. u32 get_board_rev(void)
  145. {
  146. system_rev = get_cpu_rev();
  147. return system_rev;
  148. }
  149. int dram_init(void)
  150. {
  151. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
  152. PHYS_SDRAM_1_SIZE);
  153. return 0;
  154. }
  155. static void setup_weim(void)
  156. {
  157. struct weim *pweim = (struct weim *)WEIM_BASE_ADDR;
  158. pweim->cs0gcr1 = 0x004100b9;
  159. pweim->cs0gcr2 = 0x00000001;
  160. pweim->cs0rcr1 = 0x0a018000;
  161. pweim->cs0rcr2 = 0;
  162. pweim->cs0wcr1 = 0x0704a240;
  163. }
  164. static void setup_uart(void)
  165. {
  166. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  167. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST;
  168. /* console RX on Pin EIM_D25 */
  169. mxc_request_iomux(MX51_PIN_EIM_D25, IOMUX_CONFIG_ALT3);
  170. mxc_iomux_set_pad(MX51_PIN_EIM_D25, pad);
  171. /* console TX on Pin EIM_D26 */
  172. mxc_request_iomux(MX51_PIN_EIM_D26, IOMUX_CONFIG_ALT3);
  173. mxc_iomux_set_pad(MX51_PIN_EIM_D26, pad);
  174. }
  175. #ifdef CONFIG_MXC_SPI
  176. void spi_io_init(void)
  177. {
  178. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  179. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  180. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI,
  181. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  182. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  183. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  184. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO,
  185. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  186. /* 000: Select mux mode: ALT0 mux port: SS0 of instance: ecspi1. */
  187. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  188. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0,
  189. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  190. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  191. /*
  192. * SS1 will be used as GPIO because of uninterrupted
  193. * long SPI transmissions (GPIO4_25)
  194. */
  195. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  196. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1,
  197. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  198. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  199. /* 000: Select mux mode: ALT0 mux port: SS2 of instance: ecspi1. */
  200. mxc_request_iomux(MX51_PIN_DI1_PIN11, IOMUX_CONFIG_ALT7);
  201. mxc_iomux_set_pad(MX51_PIN_DI1_PIN11,
  202. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  203. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  204. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  205. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  206. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK,
  207. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  208. }
  209. static void reset_peripherals(int reset)
  210. {
  211. if (reset) {
  212. /* reset_n is on NANDF_D15 */
  213. gpio_direction_output(89, 0);
  214. #ifdef CONFIG_VISION2_HW_1_0
  215. /*
  216. * set FEC Configuration lines
  217. * set levels of FEC config lines
  218. */
  219. gpio_direction_output(75, 0);
  220. gpio_direction_output(74, 1);
  221. gpio_direction_output(95, 1);
  222. /* set direction of FEC config lines */
  223. gpio_direction_output(59, 0);
  224. gpio_direction_output(60, 0);
  225. gpio_direction_output(61, 0);
  226. gpio_direction_output(55, 1);
  227. /* FEC_RXD1 - sel GPIO (2-23) for configuration -> 1 */
  228. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
  229. /* FEC_RXD2 - sel GPIO (2-27) for configuration -> 0 */
  230. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT1);
  231. /* FEC_RXD3 - sel GPIO (2-28) for configuration -> 0 */
  232. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT1);
  233. /* FEC_RXER - sel GPIO (2-29) for configuration -> 0 */
  234. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT1);
  235. /* FEC_COL - sel GPIO (3-10) for configuration -> 1 */
  236. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT3);
  237. /* FEC_RCLK - sel GPIO (3-11) for configuration -> 0 */
  238. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT3);
  239. /* FEC_RXD0 - sel GPIO (3-31) for configuration -> 1 */
  240. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT3);
  241. #endif
  242. /*
  243. * activate reset_n pin
  244. * Select mux mode: ALT3 mux port: NAND D15
  245. */
  246. mxc_request_iomux(MX51_PIN_NANDF_D15, IOMUX_CONFIG_ALT3);
  247. mxc_iomux_set_pad(MX51_PIN_NANDF_D15,
  248. PAD_CTL_DRV_VOT_HIGH | PAD_CTL_DRV_MAX);
  249. } else {
  250. /* set FEC Control lines */
  251. gpio_direction_input(89);
  252. udelay(500);
  253. #ifdef CONFIG_VISION2_HW_1_0
  254. /* FEC RDATA[3] */
  255. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  256. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  257. /* FEC RDATA[2] */
  258. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  259. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  260. /* FEC RDATA[1] */
  261. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  262. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  263. /* FEC RDATA[0] */
  264. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  265. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  266. /* FEC RX_CLK */
  267. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  268. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  269. /* FEC RX_ER */
  270. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  271. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  272. /* FEC COL */
  273. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  274. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  275. #endif
  276. }
  277. }
  278. static void power_init_mx51(void)
  279. {
  280. unsigned int val;
  281. struct pmic *p;
  282. pmic_init();
  283. p = get_pmic();
  284. /* Write needed to Power Gate 2 register */
  285. pmic_reg_read(p, REG_POWER_MISC, &val);
  286. /* enable VCAM with 2.775V to enable read from PMIC */
  287. val = VCAMCONFIG | VCAMEN;
  288. pmic_reg_write(p, REG_MODE_1, val);
  289. /*
  290. * Set switchers in Auto in NORMAL mode & STANDBY mode
  291. * Setup the switcher mode for SW1 & SW2
  292. */
  293. pmic_reg_read(p, REG_SW_4, &val);
  294. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  295. (SWMODE_MASK << SWMODE2_SHIFT)));
  296. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  297. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  298. pmic_reg_write(p, REG_SW_4, val);
  299. /* Setup the switcher mode for SW3 & SW4 */
  300. pmic_reg_read(p, REG_SW_5, &val);
  301. val &= ~((SWMODE_MASK << SWMODE4_SHIFT) |
  302. (SWMODE_MASK << SWMODE3_SHIFT));
  303. val |= (SWMODE_AUTO_AUTO << SWMODE4_SHIFT) |
  304. (SWMODE_AUTO_AUTO << SWMODE3_SHIFT);
  305. pmic_reg_write(p, REG_SW_5, val);
  306. /* Set VGEN3 to 1.8V, VCAM to 3.0V */
  307. pmic_reg_read(p, REG_SETTING_0, &val);
  308. val &= ~(VCAM_MASK | VGEN3_MASK);
  309. val |= VCAM_3_0;
  310. pmic_reg_write(p, REG_SETTING_0, val);
  311. /* Set VVIDEO to 2.775V, VAUDIO to 3V0, VSD to 1.8V */
  312. pmic_reg_read(p, REG_SETTING_1, &val);
  313. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  314. val |= VVIDEO_2_775 | VAUDIO_3_0 | VSD_1_8;
  315. pmic_reg_write(p, REG_SETTING_1, val);
  316. /* Configure VGEN3 and VCAM regulators to use external PNP */
  317. val = VGEN3CONFIG | VCAMCONFIG;
  318. pmic_reg_write(p, REG_MODE_1, val);
  319. udelay(200);
  320. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  321. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  322. VVIDEOEN | VAUDIOEN | VSDEN;
  323. pmic_reg_write(p, REG_MODE_1, val);
  324. pmic_reg_read(p, REG_POWER_CTL2, &val);
  325. val |= WDIRESET;
  326. pmic_reg_write(p, REG_POWER_CTL2, val);
  327. udelay(2500);
  328. }
  329. #endif
  330. static void setup_gpios(void)
  331. {
  332. unsigned int i;
  333. /* CAM_SUP_DISn, GPIO1_7 */
  334. mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
  335. mxc_iomux_set_pad(MX51_PIN_GPIO1_7, 0x82);
  336. /* DAB Display EN, GPIO3_1 */
  337. mxc_request_iomux(MX51_PIN_DI1_PIN12, IOMUX_CONFIG_ALT4);
  338. mxc_iomux_set_pad(MX51_PIN_DI1_PIN12, 0x82);
  339. /* WDOG_TRIGGER, GPIO3_2 */
  340. mxc_request_iomux(MX51_PIN_DI1_PIN13, IOMUX_CONFIG_ALT4);
  341. mxc_iomux_set_pad(MX51_PIN_DI1_PIN13, 0x82);
  342. /* Now we need to trigger the watchdog */
  343. WATCHDOG_RESET();
  344. /* Display2 TxEN, GPIO3_3 */
  345. mxc_request_iomux(MX51_PIN_DI1_D0_CS, IOMUX_CONFIG_ALT4);
  346. mxc_iomux_set_pad(MX51_PIN_DI1_D0_CS, 0x82);
  347. /* DAB Light EN, GPIO3_4 */
  348. mxc_request_iomux(MX51_PIN_DI1_D1_CS, IOMUX_CONFIG_ALT4);
  349. mxc_iomux_set_pad(MX51_PIN_DI1_D1_CS, 0x82);
  350. /* AUDIO_MUTE, GPIO3_5 */
  351. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIN, IOMUX_CONFIG_ALT4);
  352. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIN, 0x82);
  353. /* SPARE_OUT, GPIO3_6 */
  354. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIO, IOMUX_CONFIG_ALT4);
  355. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIO, 0x82);
  356. /* BEEPER_EN, GPIO3_26 */
  357. mxc_request_iomux(MX51_PIN_NANDF_D14, IOMUX_CONFIG_ALT3);
  358. mxc_iomux_set_pad(MX51_PIN_NANDF_D14, 0x82);
  359. /* POWER_OFF, GPIO3_27 */
  360. mxc_request_iomux(MX51_PIN_NANDF_D13, IOMUX_CONFIG_ALT3);
  361. mxc_iomux_set_pad(MX51_PIN_NANDF_D13, 0x82);
  362. /* FRAM_WE, GPIO3_30 */
  363. mxc_request_iomux(MX51_PIN_NANDF_D10, IOMUX_CONFIG_ALT3);
  364. mxc_iomux_set_pad(MX51_PIN_NANDF_D10, 0x82);
  365. /* EXPANSION_EN, GPIO4_26 */
  366. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT3);
  367. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x82);
  368. /* PWM Output GPIO1_2 */
  369. mxc_request_iomux(MX51_PIN_GPIO1_2, IOMUX_CONFIG_ALT1);
  370. /*
  371. * Set GPIO1_4 to high and output; it is used to reset
  372. * the system on reboot
  373. */
  374. gpio_direction_output(4, 1);
  375. gpio_direction_output(7, 0);
  376. for (i = 65; i < 71; i++) {
  377. gpio_direction_output(i, 0);
  378. }
  379. gpio_direction_output(94, 0);
  380. /* Set POWER_OFF high */
  381. gpio_direction_output(91, 1);
  382. gpio_direction_output(90, 0);
  383. gpio_direction_output(122, 0);
  384. gpio_direction_output(121, 1);
  385. WATCHDOG_RESET();
  386. }
  387. static void setup_fec(void)
  388. {
  389. /*FEC_MDIO*/
  390. mxc_request_iomux(MX51_PIN_EIM_EB2, IOMUX_CONFIG_ALT3);
  391. mxc_iomux_set_pad(MX51_PIN_EIM_EB2, 0x1FD);
  392. /*FEC_MDC*/
  393. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  394. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  395. /* FEC RDATA[3] */
  396. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  397. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  398. /* FEC RDATA[2] */
  399. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  400. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  401. /* FEC RDATA[1] */
  402. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  403. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  404. /* FEC RDATA[0] */
  405. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  406. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  407. /* FEC TDATA[3] */
  408. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  409. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  410. /* FEC TDATA[2] */
  411. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  412. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  413. /* FEC TDATA[1] */
  414. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  415. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  416. /* FEC TDATA[0] */
  417. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  418. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  419. /* FEC TX_EN */
  420. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  421. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  422. /* FEC TX_ER */
  423. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  424. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  425. /* FEC TX_CLK */
  426. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  427. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  428. /* FEC TX_COL */
  429. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  430. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  431. /* FEC RX_CLK */
  432. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  433. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  434. /* FEC RX_CRS */
  435. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  436. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  437. /* FEC RX_ER */
  438. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  439. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  440. /* FEC RX_DV */
  441. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  442. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  443. }
  444. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  445. {MMC_SDHC1_BASE_ADDR, 1},
  446. };
  447. int get_mmc_getcd(u8 *cd, struct mmc *mmc)
  448. {
  449. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  450. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  451. *cd = gpio_get_value(0);
  452. else
  453. *cd = 0;
  454. return 0;
  455. }
  456. #ifdef CONFIG_FSL_ESDHC
  457. int board_mmc_init(bd_t *bis)
  458. {
  459. mxc_request_iomux(MX51_PIN_SD1_CMD,
  460. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  461. mxc_request_iomux(MX51_PIN_SD1_CLK,
  462. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  463. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  464. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  465. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  466. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  467. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  468. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  469. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  470. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  471. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  472. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  473. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  474. PAD_CTL_PUE_PULL |
  475. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  476. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  477. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  478. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  479. PAD_CTL_PUE_PULL |
  480. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  481. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  482. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  483. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  484. PAD_CTL_PUE_PULL |
  485. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  486. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  487. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  488. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  489. PAD_CTL_PUE_PULL |
  490. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  491. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  492. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  493. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  494. PAD_CTL_PUE_PULL |
  495. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  496. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  497. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  498. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  499. PAD_CTL_PUE_PULL |
  500. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  501. mxc_request_iomux(MX51_PIN_GPIO1_0,
  502. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  503. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  504. PAD_CTL_HYS_ENABLE);
  505. mxc_request_iomux(MX51_PIN_GPIO1_1,
  506. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  507. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  508. PAD_CTL_HYS_ENABLE);
  509. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  510. }
  511. #endif
  512. void lcd_enable(void)
  513. {
  514. int ret;
  515. mxc_request_iomux(MX51_PIN_DI1_PIN2, IOMUX_CONFIG_ALT0);
  516. mxc_request_iomux(MX51_PIN_DI1_PIN3, IOMUX_CONFIG_ALT0);
  517. gpio_set_value(2, 1);
  518. mxc_request_iomux(MX51_PIN_GPIO1_2, IOMUX_CONFIG_ALT0);
  519. ret = mx51_fb_init(&nec_nl6448bc26_09c, 0, IPU_PIX_FMT_RGB666);
  520. if (ret)
  521. puts("LCD cannot be configured\n");
  522. }
  523. int board_early_init_f(void)
  524. {
  525. init_drive_strength();
  526. /* Setup debug led */
  527. gpio_direction_output(6, 0);
  528. mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
  529. mxc_iomux_set_pad(MX51_PIN_GPIO1_6, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  530. /* wait a little while to give the pll time to settle */
  531. sdelay(100000);
  532. setup_weim();
  533. setup_uart();
  534. setup_fec();
  535. setup_gpios();
  536. spi_io_init();
  537. return 0;
  538. }
  539. static void backlight(int on)
  540. {
  541. if (on) {
  542. gpio_set_value(65, 1);
  543. udelay(10000);
  544. gpio_set_value(68, 1);
  545. } else {
  546. gpio_set_value(65, 0);
  547. gpio_set_value(68, 0);
  548. }
  549. }
  550. int board_init(void)
  551. {
  552. /* address of boot parameters */
  553. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  554. lcd_enable();
  555. backlight(1);
  556. return 0;
  557. }
  558. int board_late_init(void)
  559. {
  560. power_init_mx51();
  561. reset_peripherals(1);
  562. udelay(2000);
  563. reset_peripherals(0);
  564. udelay(2000);
  565. /* Early revisions require a second reset */
  566. #ifdef CONFIG_VISION2_HW_1_0
  567. reset_peripherals(1);
  568. udelay(2000);
  569. reset_peripherals(0);
  570. udelay(2000);
  571. #endif
  572. setenv("stdout", "serial");
  573. return 0;
  574. }
  575. int checkboard(void)
  576. {
  577. puts("Board: TTControl Vision II CPU V\n");
  578. return 0;
  579. }
  580. int do_vision_lcd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  581. {
  582. int on;
  583. if (argc < 2)
  584. return cmd_usage(cmdtp);
  585. on = (strcmp(argv[1], "on") == 0);
  586. backlight(on);
  587. return 0;
  588. }
  589. U_BOOT_CMD(
  590. lcdbl, CONFIG_SYS_MAXARGS, 1, do_vision_lcd,
  591. "Vision2 Backlight",
  592. "lcdbl [on|off]\n"
  593. );