tqm8xx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /*
  2. * (C) Copyright 2000-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <hwconfig.h>
  25. #include <mpc8xx.h>
  26. #ifdef CONFIG_PS2MULT
  27. #include <ps2mult.h>
  28. #endif
  29. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  30. #include <libfdt.h>
  31. #endif
  32. extern flash_info_t flash_info[]; /* FLASH chips info */
  33. DECLARE_GLOBAL_DATA_PTR;
  34. static long int dram_size (long int, long int *, long int);
  35. #define _NOT_USED_ 0xFFFFFFFF
  36. /* UPM initialization table for SDRAM: 40, 50, 66 MHz CLKOUT @ CAS latency 2, tWR=2 */
  37. const uint sdram_table[] =
  38. {
  39. /*
  40. * Single Read. (Offset 0 in UPMA RAM)
  41. */
  42. 0x1F0DFC04, 0xEEAFBC04, 0x11AF7C04, 0xEFBAFC00,
  43. 0x1FF5FC47, /* last */
  44. /*
  45. * SDRAM Initialization (offset 5 in UPMA RAM)
  46. *
  47. * This is no UPM entry point. The following definition uses
  48. * the remaining space to establish an initialization
  49. * sequence, which is executed by a RUN command.
  50. *
  51. */
  52. 0x1FF5FC34, 0xEFEABC34, 0x1FB57C35, /* last */
  53. /*
  54. * Burst Read. (Offset 8 in UPMA RAM)
  55. */
  56. 0x1F0DFC04, 0xEEAFBC04, 0x10AF7C04, 0xF0AFFC00,
  57. 0xF0AFFC00, 0xF1AFFC00, 0xEFBAFC00, 0x1FF5FC47, /* last */
  58. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  59. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  60. /*
  61. * Single Write. (Offset 18 in UPMA RAM)
  62. */
  63. 0x1F0DFC04, 0xEEABBC00, 0x11B77C04, 0xEFFAFC44,
  64. 0x1FF5FC47, /* last */
  65. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  66. /*
  67. * Burst Write. (Offset 20 in UPMA RAM)
  68. */
  69. 0x1F0DFC04, 0xEEABBC00, 0x10A77C00, 0xF0AFFC00,
  70. 0xF0AFFC00, 0xF0AFFC04, 0xE1BAFC44, 0x1FF5FC47, /* last */
  71. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  72. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  73. /*
  74. * Refresh (Offset 30 in UPMA RAM)
  75. */
  76. 0x1FFD7C84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  77. 0xFFFFFC84, 0xFFFFFC07, /* last */
  78. _NOT_USED_, _NOT_USED_,
  79. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  80. /*
  81. * Exception. (Offset 3c in UPMA RAM)
  82. */
  83. 0xFFFFFC07, /* last */
  84. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  85. };
  86. /* ------------------------------------------------------------------------- */
  87. /*
  88. * Check Board Identity:
  89. *
  90. * Test TQ ID string (TQM8xx...)
  91. * If present, check for "L" type (no second DRAM bank),
  92. * otherwise "L" type is assumed as default.
  93. *
  94. * Set board_type to 'L' for "L" type, 'M' for "M" type, 0 else.
  95. */
  96. int checkboard (void)
  97. {
  98. char buf[64];
  99. int i;
  100. int l = getenv_f("serial#", buf, sizeof(buf));
  101. puts ("Board: ");
  102. if (l < 0 || strncmp(buf, "TQM8", 4)) {
  103. puts ("### No HW ID - assuming TQM8xxL\n");
  104. return (0);
  105. }
  106. if ((buf[6] == 'L')) { /* a TQM8xxL type */
  107. gd->board_type = 'L';
  108. }
  109. if ((buf[6] == 'M')) { /* a TQM8xxM type */
  110. gd->board_type = 'M';
  111. }
  112. if ((buf[6] == 'D')) { /* a TQM885D type */
  113. gd->board_type = 'D';
  114. }
  115. for (i = 0; i < l; ++i) {
  116. if (buf[i] == ' ')
  117. break;
  118. putc (buf[i]);
  119. }
  120. #ifdef CONFIG_VIRTLAB2
  121. puts (" (Virtlab2)");
  122. #endif
  123. putc ('\n');
  124. return (0);
  125. }
  126. /* ------------------------------------------------------------------------- */
  127. phys_size_t initdram (int board_type)
  128. {
  129. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  130. volatile memctl8xx_t *memctl = &immap->im_memctl;
  131. long int size8, size9, size10;
  132. long int size_b0 = 0;
  133. long int size_b1 = 0;
  134. upmconfig (UPMA, (uint *) sdram_table,
  135. sizeof (sdram_table) / sizeof (uint));
  136. /*
  137. * Preliminary prescaler for refresh (depends on number of
  138. * banks): This value is selected for four cycles every 62.4 us
  139. * with two SDRAM banks or four cycles every 31.2 us with one
  140. * bank. It will be adjusted after memory sizing.
  141. */
  142. memctl->memc_mptpr = CONFIG_SYS_MPTPR_2BK_8K;
  143. /*
  144. * The following value is used as an address (i.e. opcode) for
  145. * the LOAD MODE REGISTER COMMAND during SDRAM initialisation. If
  146. * the port size is 32bit the SDRAM does NOT "see" the lower two
  147. * address lines, i.e. mar=0x00000088 -> opcode=0x00000022 for
  148. * MICRON SDRAMs:
  149. * -> 0 00 010 0 010
  150. * | | | | +- Burst Length = 4
  151. * | | | +----- Burst Type = Sequential
  152. * | | +------- CAS Latency = 2
  153. * | +----------- Operating Mode = Standard
  154. * +-------------- Write Burst Mode = Programmed Burst Length
  155. */
  156. memctl->memc_mar = 0x00000088;
  157. /*
  158. * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at
  159. * preliminary addresses - these have to be modified after the
  160. * SDRAM size has been determined.
  161. */
  162. memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;
  163. memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
  164. #ifndef CONFIG_CAN_DRIVER
  165. if ((board_type != 'L') &&
  166. (board_type != 'M') &&
  167. (board_type != 'D') ) { /* only one SDRAM bank on L, M and D modules */
  168. memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
  169. memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
  170. }
  171. #endif /* CONFIG_CAN_DRIVER */
  172. memctl->memc_mamr = CONFIG_SYS_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */
  173. udelay (200);
  174. /* perform SDRAM initializsation sequence */
  175. memctl->memc_mcr = 0x80004105; /* SDRAM bank 0 */
  176. udelay (1);
  177. memctl->memc_mcr = 0x80004230; /* SDRAM bank 0 - execute twice */
  178. udelay (1);
  179. #ifndef CONFIG_CAN_DRIVER
  180. if ((board_type != 'L') &&
  181. (board_type != 'M') &&
  182. (board_type != 'D') ) { /* only one SDRAM bank on L, M and D modules */
  183. memctl->memc_mcr = 0x80006105; /* SDRAM bank 1 */
  184. udelay (1);
  185. memctl->memc_mcr = 0x80006230; /* SDRAM bank 1 - execute twice */
  186. udelay (1);
  187. }
  188. #endif /* CONFIG_CAN_DRIVER */
  189. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  190. udelay (1000);
  191. /*
  192. * Check Bank 0 Memory Size for re-configuration
  193. *
  194. * try 8 column mode
  195. */
  196. size8 = dram_size (CONFIG_SYS_MAMR_8COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);
  197. debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size8 >> 20);
  198. udelay (1000);
  199. /*
  200. * try 9 column mode
  201. */
  202. size9 = dram_size (CONFIG_SYS_MAMR_9COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);
  203. debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size9 >> 20);
  204. udelay(1000);
  205. #if defined(CONFIG_SYS_MAMR_10COL)
  206. /*
  207. * try 10 column mode
  208. */
  209. size10 = dram_size (CONFIG_SYS_MAMR_10COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);
  210. debug ("SDRAM Bank 0 in 10 column mode: %ld MB\n", size10 >> 20);
  211. #else
  212. size10 = 0;
  213. #endif /* CONFIG_SYS_MAMR_10COL */
  214. if ((size8 < size10) && (size9 < size10)) {
  215. size_b0 = size10;
  216. } else if ((size8 < size9) && (size10 < size9)) {
  217. size_b0 = size9;
  218. memctl->memc_mamr = CONFIG_SYS_MAMR_9COL;
  219. udelay (500);
  220. } else {
  221. size_b0 = size8;
  222. memctl->memc_mamr = CONFIG_SYS_MAMR_8COL;
  223. udelay (500);
  224. }
  225. debug ("SDRAM Bank 0: %ld MB\n", size_b0 >> 20);
  226. #ifndef CONFIG_CAN_DRIVER
  227. if ((board_type != 'L') &&
  228. (board_type != 'M') &&
  229. (board_type != 'D') ) { /* only one SDRAM bank on L, M and D modules */
  230. /*
  231. * Check Bank 1 Memory Size
  232. * use current column settings
  233. * [9 column SDRAM may also be used in 8 column mode,
  234. * but then only half the real size will be used.]
  235. */
  236. size_b1 = dram_size (memctl->memc_mamr, (long int *)SDRAM_BASE3_PRELIM,
  237. SDRAM_MAX_SIZE);
  238. debug ("SDRAM Bank 1: %ld MB\n", size_b1 >> 20);
  239. } else {
  240. size_b1 = 0;
  241. }
  242. #endif /* CONFIG_CAN_DRIVER */
  243. udelay (1000);
  244. /*
  245. * Adjust refresh rate depending on SDRAM type, both banks
  246. * For types > 128 MBit leave it at the current (fast) rate
  247. */
  248. if ((size_b0 < 0x02000000) && (size_b1 < 0x02000000)) {
  249. /* reduce to 15.6 us (62.4 us / quad) */
  250. memctl->memc_mptpr = CONFIG_SYS_MPTPR_2BK_4K;
  251. udelay (1000);
  252. }
  253. /*
  254. * Final mapping: map bigger bank first
  255. */
  256. if (size_b1 > size_b0) { /* SDRAM Bank 1 is bigger - map first */
  257. memctl->memc_or3 = ((-size_b1) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
  258. memctl->memc_br3 = (CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  259. if (size_b0 > 0) {
  260. /*
  261. * Position Bank 0 immediately above Bank 1
  262. */
  263. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
  264. memctl->memc_br2 = ((CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  265. + size_b1;
  266. } else {
  267. unsigned long reg;
  268. /*
  269. * No bank 0
  270. *
  271. * invalidate bank
  272. */
  273. memctl->memc_br2 = 0;
  274. /* adjust refresh rate depending on SDRAM type, one bank */
  275. reg = memctl->memc_mptpr;
  276. reg >>= 1; /* reduce to CONFIG_SYS_MPTPR_1BK_8K / _4K */
  277. memctl->memc_mptpr = reg;
  278. }
  279. } else { /* SDRAM Bank 0 is bigger - map first */
  280. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
  281. memctl->memc_br2 =
  282. (CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  283. if (size_b1 > 0) {
  284. /*
  285. * Position Bank 1 immediately above Bank 0
  286. */
  287. memctl->memc_or3 =
  288. ((-size_b1) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
  289. memctl->memc_br3 =
  290. ((CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  291. + size_b0;
  292. } else {
  293. unsigned long reg;
  294. #ifndef CONFIG_CAN_DRIVER
  295. /*
  296. * No bank 1
  297. *
  298. * invalidate bank
  299. */
  300. memctl->memc_br3 = 0;
  301. #endif /* CONFIG_CAN_DRIVER */
  302. /* adjust refresh rate depending on SDRAM type, one bank */
  303. reg = memctl->memc_mptpr;
  304. reg >>= 1; /* reduce to CONFIG_SYS_MPTPR_1BK_8K / _4K */
  305. memctl->memc_mptpr = reg;
  306. }
  307. }
  308. udelay (10000);
  309. #ifdef CONFIG_CAN_DRIVER
  310. /* UPM initialization for CAN @ CLKOUT <= 66 MHz */
  311. /* Initialize OR3 / BR3 */
  312. memctl->memc_or3 = CONFIG_SYS_OR3_CAN;
  313. memctl->memc_br3 = CONFIG_SYS_BR3_CAN;
  314. /* Initialize MBMR */
  315. memctl->memc_mbmr = MBMR_GPL_B4DIS; /* GPL_B4 ouput line Disable */
  316. /* Initialize UPMB for CAN: single read */
  317. memctl->memc_mdr = 0xFFFFCC04;
  318. memctl->memc_mcr = 0x0100 | UPMB;
  319. memctl->memc_mdr = 0x0FFFD004;
  320. memctl->memc_mcr = 0x0101 | UPMB;
  321. memctl->memc_mdr = 0x0FFFC000;
  322. memctl->memc_mcr = 0x0102 | UPMB;
  323. memctl->memc_mdr = 0x3FFFC004;
  324. memctl->memc_mcr = 0x0103 | UPMB;
  325. memctl->memc_mdr = 0xFFFFDC07;
  326. memctl->memc_mcr = 0x0104 | UPMB;
  327. /* Initialize UPMB for CAN: single write */
  328. memctl->memc_mdr = 0xFFFCCC04;
  329. memctl->memc_mcr = 0x0118 | UPMB;
  330. memctl->memc_mdr = 0xCFFCDC04;
  331. memctl->memc_mcr = 0x0119 | UPMB;
  332. memctl->memc_mdr = 0x3FFCC000;
  333. memctl->memc_mcr = 0x011A | UPMB;
  334. memctl->memc_mdr = 0xFFFCC004;
  335. memctl->memc_mcr = 0x011B | UPMB;
  336. memctl->memc_mdr = 0xFFFDC405;
  337. memctl->memc_mcr = 0x011C | UPMB;
  338. #endif /* CONFIG_CAN_DRIVER */
  339. #ifdef CONFIG_ISP1362_USB
  340. /* Initialize OR5 / BR5 */
  341. memctl->memc_or5 = CONFIG_SYS_OR5_ISP1362;
  342. memctl->memc_br5 = CONFIG_SYS_BR5_ISP1362;
  343. #endif /* CONFIG_ISP1362_USB */
  344. return (size_b0 + size_b1);
  345. }
  346. /* ------------------------------------------------------------------------- */
  347. /*
  348. * Check memory range for valid RAM. A simple memory test determines
  349. * the actually available RAM size between addresses `base' and
  350. * `base + maxsize'. Some (not all) hardware errors are detected:
  351. * - short between address lines
  352. * - short between data lines
  353. */
  354. static long int dram_size (long int mamr_value, long int *base, long int maxsize)
  355. {
  356. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  357. volatile memctl8xx_t *memctl = &immap->im_memctl;
  358. memctl->memc_mamr = mamr_value;
  359. return (get_ram_size(base, maxsize));
  360. }
  361. /* ------------------------------------------------------------------------- */
  362. #ifdef CONFIG_MISC_INIT_R
  363. extern void load_sernum_ethaddr(void);
  364. int misc_init_r (void)
  365. {
  366. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  367. volatile memctl8xx_t *memctl = &immap->im_memctl;
  368. load_sernum_ethaddr();
  369. #ifdef CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ
  370. int scy, trlx, flash_or_timing, clk_diff;
  371. scy = (CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ & OR_SCY_MSK) >> 4;
  372. if (CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ & OR_TRLX) {
  373. trlx = OR_TRLX;
  374. scy *= 2;
  375. } else {
  376. trlx = 0;
  377. }
  378. /*
  379. * We assume that each 10MHz of bus clock require 1-clk SCY
  380. * adjustment.
  381. */
  382. clk_diff = (gd->bus_clk / 1000000) - 50;
  383. /*
  384. * We need proper rounding here. This is what the "+5" and "-5"
  385. * are here for.
  386. */
  387. if (clk_diff >= 0)
  388. scy += (clk_diff + 5) / 10;
  389. else
  390. scy += (clk_diff - 5) / 10;
  391. /*
  392. * For bus frequencies above 50MHz, we want to use relaxed timing
  393. * (OR_TRLX).
  394. */
  395. if (gd->bus_clk >= 50000000)
  396. trlx = OR_TRLX;
  397. else
  398. trlx = 0;
  399. if (trlx)
  400. scy /= 2;
  401. if (scy > 0xf)
  402. scy = 0xf;
  403. if (scy < 1)
  404. scy = 1;
  405. flash_or_timing = (scy << 4) | trlx |
  406. (CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ & ~(OR_TRLX | OR_SCY_MSK));
  407. memctl->memc_or0 =
  408. flash_or_timing | (-flash_info[0].size & OR_AM_MSK);
  409. #else
  410. memctl->memc_or0 =
  411. CONFIG_SYS_OR_TIMING_FLASH | (-flash_info[0].size & OR_AM_MSK);
  412. #endif
  413. memctl->memc_br0 = (CONFIG_SYS_FLASH_BASE & BR_BA_MSK) | BR_MS_GPCM | BR_V;
  414. debug ("## BR0: 0x%08x OR0: 0x%08x\n",
  415. memctl->memc_br0, memctl->memc_or0);
  416. if (flash_info[1].size) {
  417. #ifdef CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ
  418. memctl->memc_or1 = flash_or_timing |
  419. (-flash_info[1].size & 0xFFFF8000);
  420. #else
  421. memctl->memc_or1 = CONFIG_SYS_OR_TIMING_FLASH |
  422. (-flash_info[1].size & 0xFFFF8000);
  423. #endif
  424. memctl->memc_br1 =
  425. ((CONFIG_SYS_FLASH_BASE +
  426. flash_info[0].
  427. size) & BR_BA_MSK) | BR_MS_GPCM | BR_V;
  428. debug ("## BR1: 0x%08x OR1: 0x%08x\n",
  429. memctl->memc_br1, memctl->memc_or1);
  430. } else {
  431. memctl->memc_br1 = 0; /* invalidate bank */
  432. debug ("## DISABLE BR1: 0x%08x OR1: 0x%08x\n",
  433. memctl->memc_br1, memctl->memc_or1);
  434. }
  435. # ifdef CONFIG_IDE_LED
  436. /* Configure PA15 as output port */
  437. immap->im_ioport.iop_padir |= 0x0001;
  438. immap->im_ioport.iop_paodr |= 0x0001;
  439. immap->im_ioport.iop_papar &= ~0x0001;
  440. immap->im_ioport.iop_padat &= ~0x0001; /* turn it off */
  441. # endif
  442. #ifdef CONFIG_NSCU
  443. /* wake up ethernet module */
  444. immap->im_ioport.iop_pcpar &= ~0x0004; /* GPIO pin */
  445. immap->im_ioport.iop_pcdir |= 0x0004; /* output */
  446. immap->im_ioport.iop_pcso &= ~0x0004; /* for clarity */
  447. immap->im_ioport.iop_pcdat |= 0x0004; /* enable */
  448. #endif /* CONFIG_NSCU */
  449. return (0);
  450. }
  451. #endif /* CONFIG_MISC_INIT_R */
  452. # ifdef CONFIG_IDE_LED
  453. void ide_led (uchar led, uchar status)
  454. {
  455. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  456. /* We have one led for both pcmcia slots */
  457. if (status) { /* led on */
  458. immap->im_ioport.iop_padat |= 0x0001;
  459. } else {
  460. immap->im_ioport.iop_padat &= ~0x0001;
  461. }
  462. }
  463. # endif
  464. #ifdef CONFIG_LCD_INFO
  465. #include <lcd.h>
  466. #include <version.h>
  467. #include <timestamp.h>
  468. void lcd_show_board_info(void)
  469. {
  470. char temp[32];
  471. lcd_printf ("%s (%s - %s)\n", U_BOOT_VERSION, U_BOOT_DATE, U_BOOT_TIME);
  472. lcd_printf ("(C) 2008 DENX Software Engineering GmbH\n");
  473. lcd_printf (" Wolfgang DENK, wd@denx.de\n");
  474. #ifdef CONFIG_LCD_INFO_BELOW_LOGO
  475. lcd_printf ("MPC823 CPU at %s MHz\n",
  476. strmhz(temp, gd->cpu_clk));
  477. lcd_printf (" %ld MB RAM, %ld MB Flash\n",
  478. gd->ram_size >> 20,
  479. gd->bd->bi_flashsize >> 20 );
  480. #else
  481. /* leave one blank line */
  482. lcd_printf ("\nMPC823 CPU at %s MHz, %ld MB RAM, %ld MB Flash\n",
  483. strmhz(temp, gd->cpu_clk),
  484. gd->ram_size >> 20,
  485. gd->bd->bi_flashsize >> 20 );
  486. #endif /* CONFIG_LCD_INFO_BELOW_LOGO */
  487. }
  488. #endif /* CONFIG_LCD_INFO */
  489. /*
  490. * Device Tree Support
  491. */
  492. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  493. int fdt_set_node_and_value (void *blob,
  494. char *nodename,
  495. char *regname,
  496. void *var,
  497. int size)
  498. {
  499. int ret = 0;
  500. int nodeoffset = 0;
  501. nodeoffset = fdt_path_offset (blob, nodename);
  502. if (nodeoffset >= 0) {
  503. ret = fdt_setprop (blob, nodeoffset, regname, var,
  504. size);
  505. if (ret < 0) {
  506. printf("ft_blob_update(): "
  507. "cannot set %s/%s property; err: %s\n",
  508. nodename, regname, fdt_strerror (ret));
  509. }
  510. } else {
  511. printf("ft_blob_update(): "
  512. "cannot find %s node err:%s\n",
  513. nodename, fdt_strerror (nodeoffset));
  514. }
  515. return ret;
  516. }
  517. int fdt_del_node_name (void *blob, char *nodename)
  518. {
  519. int ret = 0;
  520. int nodeoffset = 0;
  521. nodeoffset = fdt_path_offset (blob, nodename);
  522. if (nodeoffset >= 0) {
  523. ret = fdt_del_node (blob, nodeoffset);
  524. if (ret < 0) {
  525. printf("%s: cannot delete %s; err: %s\n",
  526. __func__, nodename, fdt_strerror (ret));
  527. }
  528. } else {
  529. printf("%s: cannot find %s node err:%s\n",
  530. __func__, nodename, fdt_strerror (nodeoffset));
  531. }
  532. return ret;
  533. }
  534. int fdt_del_prop_name (void *blob, char *nodename, char *propname)
  535. {
  536. int ret = 0;
  537. int nodeoffset = 0;
  538. nodeoffset = fdt_path_offset (blob, nodename);
  539. if (nodeoffset >= 0) {
  540. ret = fdt_delprop (blob, nodeoffset, propname);
  541. if (ret < 0) {
  542. printf("%s: cannot delete %s %s; err: %s\n",
  543. __func__, nodename, propname,
  544. fdt_strerror (ret));
  545. }
  546. } else {
  547. printf("%s: cannot find %s node err:%s\n",
  548. __func__, nodename, fdt_strerror (nodeoffset));
  549. }
  550. return ret;
  551. }
  552. /*
  553. * update "brg" property in the blob
  554. */
  555. void ft_blob_update (void *blob, bd_t *bd)
  556. {
  557. uchar enetaddr[6];
  558. ulong brg_data = 0;
  559. /* BRG */
  560. brg_data = cpu_to_be32(bd->bi_busfreq);
  561. fdt_set_node_and_value(blob,
  562. "/soc/cpm", "brg-frequency",
  563. &brg_data, sizeof(brg_data));
  564. /* MAC addr */
  565. if (eth_getenv_enetaddr("ethaddr", enetaddr)) {
  566. fdt_set_node_and_value(blob,
  567. "ethernet0", "local-mac-address",
  568. enetaddr, sizeof(u8) * 6);
  569. }
  570. if (hwconfig_arg_cmp("fec", "off")) {
  571. /* no FEC on this plattform, delete DTS nodes */
  572. fdt_del_node_name (blob, "ethernet1");
  573. fdt_del_node_name (blob, "mdio1");
  574. /* also the aliases entries */
  575. fdt_del_prop_name (blob, "/aliases", "ethernet1");
  576. fdt_del_prop_name (blob, "/aliases", "mdio1");
  577. } else {
  578. /* adjust local-mac-address for FEC ethernet */
  579. if (eth_getenv_enetaddr("eth1addr", enetaddr)) {
  580. fdt_set_node_and_value(blob,
  581. "ethernet1", "local-mac-address",
  582. enetaddr, sizeof(u8) * 6);
  583. }
  584. }
  585. }
  586. void ft_board_setup(void *blob, bd_t *bd)
  587. {
  588. ft_cpu_setup(blob, bd);
  589. ft_blob_update(blob, bd);
  590. }
  591. #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */
  592. /* ---------------------------------------------------------------------------- */
  593. /* TK885D specific initializaion */
  594. /* ---------------------------------------------------------------------------- */
  595. #ifdef CONFIG_TK885D
  596. #include <miiphy.h>
  597. int last_stage_init(void)
  598. {
  599. const unsigned char phy[] = {CONFIG_FEC1_PHY, CONFIG_FEC2_PHY};
  600. unsigned short reg;
  601. int ret, i = 100;
  602. char *s;
  603. mii_init();
  604. /* Without this delay 0xff is read from the UART buffer later in
  605. * abortboot() and autoboot is aborted */
  606. udelay(10000);
  607. while (tstc() && i--)
  608. (void)getc();
  609. /* Check if auto-negotiation is prohibited */
  610. s = getenv("phy_auto_nego");
  611. if (!s || !strcmp(s, "on"))
  612. /* Nothing to do - autonegotiation by default */
  613. return 0;
  614. for (i = 0; i < 2; i++) {
  615. ret = miiphy_read("FEC", phy[i], MII_BMCR, &reg);
  616. if (ret) {
  617. printf("Cannot read BMCR on PHY %d\n", phy[i]);
  618. return 0;
  619. }
  620. /* Auto-negotiation off, hard set full duplex, 100Mbps */
  621. ret = miiphy_write("FEC", phy[i],
  622. MII_BMCR, (reg | BMCR_SPEED100 |
  623. BMCR_FULLDPLX) & ~BMCR_ANENABLE);
  624. if (ret) {
  625. printf("Cannot write BMCR on PHY %d\n", phy[i]);
  626. return 0;
  627. }
  628. }
  629. return 0;
  630. }
  631. #endif