tlb.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  30. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  33. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  34. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  35. 0, 0, BOOKE_PAGESZ_4K, 0),
  36. SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  37. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  38. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  39. 0, 0, BOOKE_PAGESZ_4K, 0),
  40. SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  41. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  42. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  43. 0, 0, BOOKE_PAGESZ_4K, 0),
  44. #ifndef CONFIG_TQM_BIGFLASH
  45. /*
  46. * TLB 0, 1: 128M Non-cacheable, guarded
  47. * 0xf8000000 128M FLASH
  48. * Out of reset this entry is only 4K.
  49. */
  50. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  51. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  52. 0, 1, BOOKE_PAGESZ_64M, 1),
  53. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x4000000,
  54. CONFIG_SYS_FLASH_BASE + 0x4000000,
  55. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  56. 0, 0, BOOKE_PAGESZ_64M, 1),
  57. /*
  58. * TLB 2: 256M Non-cacheable, guarded
  59. * 0x80000000 256M PCI1 MEM First half
  60. */
  61. SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,
  62. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  63. 0, 2, BOOKE_PAGESZ_256M, 1),
  64. /*
  65. * TLB 3: 256M Non-cacheable, guarded
  66. * 0x90000000 256M PCI1 MEM Second half
  67. */
  68. SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  69. CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  70. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  71. 0, 3, BOOKE_PAGESZ_256M, 1),
  72. #ifdef CONFIG_PCIE1
  73. /*
  74. * TLB 4: 256M Non-cacheable, guarded
  75. * 0xc0000000 256M PCI express MEM First half
  76. */
  77. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BUS, CONFIG_SYS_PCIE1_MEM_BUS,
  78. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  79. 0, 4, BOOKE_PAGESZ_256M, 1),
  80. /*
  81. * TLB 5: 256M Non-cacheable, guarded
  82. * 0xd0000000 256M PCI express MEM Second half
  83. */
  84. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BUS + 0x10000000,
  85. CONFIG_SYS_PCIE1_MEM_BUS + 0x10000000,
  86. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  87. 0, 5, BOOKE_PAGESZ_256M, 1),
  88. #else /* !CONFIG_PCIE */
  89. /*
  90. * TLB 4: 256M Non-cacheable, guarded
  91. * 0xc0000000 256M Rapid IO MEM First half
  92. */
  93. SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE, CONFIG_SYS_RIO_MEM_BASE,
  94. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  95. 0, 4, BOOKE_PAGESZ_256M, 1),
  96. /*
  97. * TLB 5: 256M Non-cacheable, guarded
  98. * 0xd0000000 256M Rapid IO MEM Second half
  99. */
  100. SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE + 0x10000000,
  101. CONFIG_SYS_RIO_MEM_BASE + 0x10000000,
  102. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  103. 0, 5, BOOKE_PAGESZ_256M, 1),
  104. #endif /* CONFIG_PCIE */
  105. /*
  106. * TLB 6: 64M Non-cacheable, guarded
  107. * 0xe0000000 1M CCSRBAR
  108. * 0xe2000000 16M PCI1 IO
  109. * 0xe3000000 16M CAN and NAND Flash
  110. */
  111. SET_TLB_ENTRY (1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  112. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  113. 0, 6, BOOKE_PAGESZ_64M, 1),
  114. #ifdef CONFIG_PCIE1
  115. /*
  116. * TLB 9: 16M Non-cacheable, guarded
  117. * 0xef000000 16M PCI express IO
  118. */
  119. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_IO_BUS, CONFIG_SYS_PCIE1_IO_BUS,
  120. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  121. 0, 9, BOOKE_PAGESZ_16M, 1),
  122. #endif /* CONFIG_PCIE */
  123. #else /* CONFIG_TQM_BIGFLASH */
  124. /*
  125. * TLB 0,1,2,3: 1G Non-cacheable, guarded
  126. * 0xc0000000 1G FLASH
  127. * Out of reset this entry is only 4K.
  128. */
  129. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  130. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  131. 0, 3, BOOKE_PAGESZ_256M, 1),
  132. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x10000000,
  133. CONFIG_SYS_FLASH_BASE + 0x10000000,
  134. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  135. 0, 2, BOOKE_PAGESZ_256M, 1),
  136. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x20000000,
  137. CONFIG_SYS_FLASH_BASE + 0x20000000,
  138. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  139. 0, 1, BOOKE_PAGESZ_256M, 1),
  140. SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x30000000,
  141. CONFIG_SYS_FLASH_BASE + 0x30000000,
  142. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  143. 0, 0, BOOKE_PAGESZ_256M, 1),
  144. /*
  145. * TLB 4: 256M Non-cacheable, guarded
  146. * 0x80000000 256M PCI1 MEM First half
  147. */
  148. SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,
  149. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  150. 0, 4, BOOKE_PAGESZ_256M, 1),
  151. /*
  152. * TLB 5: 256M Non-cacheable, guarded
  153. * 0x90000000 256M PCI1 MEM Second half
  154. */
  155. SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  156. CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  157. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  158. 0, 5, BOOKE_PAGESZ_256M, 1),
  159. #ifdef CONFIG_PCIE1
  160. /*
  161. * TLB 6: 256M Non-cacheable, guarded
  162. * 0xc0000000 256M PCI express MEM First half
  163. */
  164. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BUS, CONFIG_SYS_PCIE1_MEM_BUS,
  165. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  166. 0, 6, BOOKE_PAGESZ_256M, 1),
  167. #else /* !CONFIG_PCIE */
  168. /*
  169. * TLB 6: 256M Non-cacheable, guarded
  170. * 0xb0000000 256M Rapid IO MEM First half
  171. */
  172. SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE, CONFIG_SYS_RIO_MEM_BASE,
  173. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  174. 0, 6, BOOKE_PAGESZ_256M, 1),
  175. #endif /* CONFIG_PCIE */
  176. /*
  177. * TLB 7: 64M Non-cacheable, guarded
  178. * 0xa0000000 1M CCSRBAR
  179. * 0xa2000000 16M PCI1 IO
  180. * 0xa3000000 16M CAN and NAND Flash
  181. */
  182. SET_TLB_ENTRY (1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  183. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  184. 0, 7, BOOKE_PAGESZ_64M, 1),
  185. #ifdef CONFIG_PCIE1
  186. /*
  187. * TLB 10: 16M Non-cacheable, guarded
  188. * 0xaf000000 16M PCI express IO
  189. */
  190. SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_IO_BASE, CONFIG_SYS_PCIE1_IO_BASE,
  191. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  192. 0, 10, BOOKE_PAGESZ_16M, 1),
  193. #endif /* CONFIG_PCIE */
  194. #endif /* CONFIG_TQM_BIGFLASH */
  195. };
  196. int num_tlb_entries = ARRAY_SIZE (tlb_table);