init.S 3.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <asm-offsets.h>
  26. #include <ppc_asm.tmpl>
  27. #include <config.h>
  28. #include <asm/mmu.h>
  29. /**************************************************************************
  30. * TLB TABLE
  31. *
  32. * This table is used by the cpu boot code to setup the initial tlb
  33. * entries. Rather than make broad assumptions in the cpu source tree,
  34. * this table lets each board set things up however they like.
  35. *
  36. * Pointer to the table is returned in r1
  37. *
  38. *************************************************************************/
  39. .section .bootpg,"ax"
  40. .globl tlbtab
  41. tlbtab:
  42. tlbtab_start
  43. /*
  44. * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
  45. * speed up boot process. It is patched after relocation to enable SA_I
  46. */
  47. tlbentry(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_RWX | SA_G)
  48. /*
  49. * TLB entries for SDRAM are not needed on this platform.
  50. * They are dynamically generated in the SPD DDR(2) detection
  51. * routine.
  52. */
  53. #ifdef CONFIG_SYS_INIT_RAM_DCACHE
  54. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  55. tlbentry(CONFIG_SYS_INIT_RAM_ADDR, SZ_4K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G)
  56. #endif
  57. /* TLB-entry for PCI Memory */
  58. tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_RW | SA_IG)
  59. tlbentry(CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_RW | SA_IG)
  60. tlbentry(CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_RW | SA_IG)
  61. tlbentry(CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_RW | SA_IG)
  62. /* TLB-entry for the FPGA Chip select 2 */
  63. tlbentry(CONFIG_SYS_FPGA_BASE_0, SZ_1M, CONFIG_SYS_FPGA_BASE_0, 1, AC_RWX | SA_I|SA_G)
  64. /* TLB-entry for the FPGA Chip select 3 */
  65. tlbentry(CONFIG_SYS_FPGA_BASE_1, SZ_1M, CONFIG_SYS_FPGA_BASE_1, 1,AC_RWX | SA_I|SA_G)
  66. /* TLB-entry for the LIME Controller */
  67. tlbentry(CONFIG_SYS_LIME_BASE_0, SZ_16M, CONFIG_SYS_LIME_BASE_0, 1, AC_RWX | SA_I|SA_G)
  68. tlbentry(CONFIG_SYS_LIME_BASE_1, SZ_16M, CONFIG_SYS_LIME_BASE_1, 1, AC_RWX | SA_I|SA_G)
  69. tlbentry(CONFIG_SYS_LIME_BASE_2, SZ_16M, CONFIG_SYS_LIME_BASE_2, 1, AC_RWX | SA_I|SA_G)
  70. tlbentry(CONFIG_SYS_LIME_BASE_3, SZ_16M, CONFIG_SYS_LIME_BASE_3, 1, AC_RWX | SA_I|SA_G)
  71. /* TLB-entry for Internal Registers & OCM */
  72. tlbentry(0xe0000000, SZ_16M, 0xe0000000, 0, AC_RWX | SA_I)
  73. /*TLB-entry PCI registers*/
  74. tlbentry(0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG)
  75. /* TLB-entry for peripherals */
  76. tlbentry(0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG)
  77. tlbtab_end